Claims
- 1. A method of compensating for a defect within a semiconductor device having a digit line configured to receive a cell plate signal from a signal node, comprising:providing a signal regulator between said signal node and said digit line; and applying a defect-countering driving voltage to said signal regulator; wherein: said defect comprises an unregulated electrical communication of said cell plate signal to said digit line; and said defect-countering driving voltage is higher than a generally standard driving voltage for said signal regulator.
- 2. The method in claim 1, further comprising:testing for said defect, wherein said testing further comprises: providing said signal regulator with a plurality of driving voltages; and selectively applying said plurality of driving voltages.
- 3. The method in claim 2, wherein said applying further comprises applying said defect-countering driving voltage in response to finding said defect.
- 4. The method in claim 3, wherein:said method further comprises initiating a non-test mode after testing for said defect; and said applying further comprises applying said defect-countering driving voltage during said non-test mode.
RELATED APPLICATIONS
This application is a continuation of U.S. application Ser. No. 09/483,549, filed Jan. 14, 2000 now U.S. Pat No. 6,181,617; which is a continuation of U.S. application Ser. No. 09/260,232, filed on Mar. 1, 1999 and issued as U.S. Pat. No. 6,028,799; which is a divisional of U.S. application Ser. No. 08/855,555, filed May 13, 1997 and issued as U.S. Pat. No. 5,877,993.
US Referenced Citations (21)
Continuations (2)
|
Number |
Date |
Country |
Parent |
09/483549 |
Jan 2000 |
US |
Child |
09/735119 |
|
US |
Parent |
09/260232 |
Mar 1999 |
US |
Child |
09/483549 |
|
US |