Claims
- 1. A method of fabricating a lightly doped drain metal oxide semiconductor transistor, comprising the steps of:
- forming a gate insulating layer on a substrate of a first conductivity type;
- forming a composite gate electrode having laterally opposite sidewalls, comprising the steps of:
- forming a conductive layer on said gate insulating layer;
- forming a polysilicon layer on said conductive layer, said conductive layer selected from the group consisting of TiN, W, polycrystalline carbon, and metallic suicides;
- forming a photoresist mask on said polysilicon layer;
- dry etching said polysilicon layer; and
- dry etching said conductive layer, wherein said polysilicon layer has approximately the same length and width as said conductive layer;
- forming a pair of lightly doped drain regions of a first concentration of a second conductivity type in said substrate in alignment with said laterally opposite sidewalls of said composite gate electrode;
- forming a pair of spacers adjacent to said laterally opposite sidewalls of said composite gate electrode, wherein said spacers laterally enclose said conductive layer;
- forming a pair of source/drain regions of a second concentration of said second conductivity type by ion implantation in alignment with the outside edges of said spacer; and
- reacting a refractory metal with said polysilicon layer and said substrate to form a silicide layer on said polysilicon layer and on said pair of source/drain regions.
- 2. The method of claim 11, wherein said pair of lightly doped drain regions are formed by an ion implantation process.
- 3. The method of claim 1,wherein said step of etching said polysilicon layer is performed by a dry anisotropic etch process using a first etchant, and wherein said step of etching said conductive layer is performed using said first etchant.
- 4. The method of claim 1, wherein said step of etching said polysilicon layer is performed using a dry anisotropic etch process in a reactive ion etcher, and wherein said step of etching said conductive layer comprises the steps of:
- plasma-etching said conductive layer in a first plasma comprising NF.sub.3 ; and
- plasma-etching said conductive layer in a second plasma comprising SF.sub.6 and Cl.sub.2.
- 5. The method of claim 1, wherein said spacers are silicon nitride.
- 6. The method of claim 5, wherein said conductive layer has a thickness of approximately 500 .ANG. and said polysilicon layer has a thickness of approximately 3500 .ANG..
- 7. The method of claim 5, wherein said first conductivity type is p type conductivity, and said second conductivity type is n type conductivity.
- 8. A method of fabricating a lightly doped drain metal oxide semiconductor transistor, comprising the steps of:
- forming a gate insulating layer on a substrate of a first conductivity type;
- forming a composite gate electrode having laterally opposite sidewalls, further comprising the steps of:
- forming a conductive layer on said gate insulating layer said conductive layer selected from the group consisting of TiN, W, polycrystalline carbon, and metallic silicides;
- forming a polysilicon layer on said conductive layer;
- forming a photoresist mask over said polysilicon layer;
- etching said polysilicon layer; and
- etching said conductive layer, wherein said polysilicon layer has approximately the same length and width as said conductive layer; forming a lightly doped drain region of a first concentration of a second conductivity type in said substrate in alignment with one of said laterally opposite sidewalls of said composite gate electrode;
- forming a spacer adjacent to said one of said laterally opposite sidewalls of said composite gate electrode;
- forming a pair of source/drain regions of a second concentration of said second conductivity type in said substrate of said first conductivity type, wherein said second concentration of said second conductivity type is greater than said first concentration of said second conductivity type; and
- forming silicide on said polysilicon layer and on said pair of source/drain regions utilizing a self-aligned process.
- 9. The method of claim 8, wherein said lightly doped drain region is formed by an ion implantation process.
- 10. The method of claim 8, wherein said spacer is silicon nitride.
Parent Case Info
This is a divisional of application Ser. No. 08/384,352, filed Feb. 2, 1995, U.S. Pat. No. 5,625,217, which is a continuation of application Ser. No. 07/989.080, filed Dec. 11, 1992, now ABANDONED.
US Referenced Citations (10)
Foreign Referenced Citations (2)
Number |
Date |
Country |
6342173 |
Feb 1988 |
JPX |
8102222 |
Aug 1981 |
WOX |
Divisions (1)
|
Number |
Date |
Country |
Parent |
384352 |
Feb 1995 |
|
Continuations (1)
|
Number |
Date |
Country |
Parent |
989080 |
Dec 1992 |
|