Claims
- 1. A method of making a parallel capacitor laminate comprising:providing a first electrically conductive layer having first and second opposing surfaces and at least one hole therein; forming first and second layers of electrically conductive material on said first and second opposing surfaces of said first conductive layer, respectively and within said at least one hole; forming first and second layers of inorganic dielectric material on said first and second layers of said electrically conductive material, respectively; and forming third and fourth layers of electrically conductive material on said first and second layers of inorganic dielectric material, respectively, said third and fourth layers of electrically conductive material being electrically coupled to one another through said at least one hole, said first and second layers of electrically conductive material forming a substantially parallel capacitor with said third and fourth layers of electrically conductive material.
- 2. The method of claim 1 wherein said first electrically conductive layer is provided in rolled foil form.
- 3. The method of claim 1 further including providing holes in said first electrically conductive layer.
- 4. The method of claim 1 wherein said forming of said first and second layers of electrically conductive material is accomplished by sputtering or evaporation.
- 5. The method of claim 1 wherein said forming of said first and second layers of inorganic dielectric material is accomplished by anodization or sputtering or a combination of anodization and sputtering.
- 6. The method of claim 5 wherein said laminate is thermally annealed following said forming of said first and second layers of inorganic dielectric material.
- 7. The method of claim 1 wherein said forming of said third and fourth layers of electrically conductive material is accomplished by sputtering or plating or a combination of sputtering and plating.
- 8. The method of claim 1 further including patterning of said third and fourth layers of electrically conductive material to form a circuit pattern thereon.
- 9. The method of claim 8 wherein said patterning of said second and third layers of electrically conductive material is accomplished using photolithography processing.
- 10. The method of claim 1 further including forming a barrier layer on said first and second layers of inorganic dielectric material prior to said forming of said third and fourth layers of electrically conductive material.
- 11. The method of claim 1 further including electrically isolating said third and fourth layers of electrically conductive material.
CROSS-REFERENCE TO CO-PENDING APPLICATION
This application is a divisional application of Ser. No. 09/652,596, filed Aug. 30, 2000 and entitled, “Capacitor Laminate For Use In Printed Circuit Board And As An Interposer” (inventors: Adae-Amoakoh et al) now U.S. Pat. No. 6,370,012.
US Referenced Citations (16)
Foreign Referenced Citations (1)
Number |
Date |
Country |
62-166616 |
Oct 1987 |
JP |
Non-Patent Literature Citations (3)
Entry |
IBM Technical Disclosure Bulletin, vol. 22, No. 6, 11/79, “Raw Card Composite Capacitor”, by Olsen. |
“Thin Film Materials Research”, Emmanuel P. Giannelis, Materials Science And Engineering, Nov., 1993. |
“Spin-On Films Add New Dimension to ULSI Circuits”, Giannelis et al, Circuits & Devices, Nov., 1993. |