Claims
- 1. A non-volatile memory cell on a semiconductor substrate comprising:a source region; a drain region; a channel region separating said source region and drain region; a gate dielectric layer positioned over the source, drain and channel regions to define a floating gate region, and a control gate terminal coupled thereto, and positioned over the floating gate region, wherein said floating gate region comprises a material having a lower electron affinity than a material of the semiconductor substrate; and said floating gate region developing asymmetrical potential barriers through a first potential barrier between the semiconductor substrate and the gate dielectric layer, and said floating gate region developing a second potential barrier between the floating gate region and the gate dielectric layer that is lower than the first potential barrier, wherein said gate dielectric layer is formed as a double layer material having a first layer of silicon oxide at the surface of the semiconductor substrate and a second layer of silicon nitride that has a thickness less than that of the layer of silicon oxide and deposited at a lower temperature than the silicon oxide layer and having an electron affinity that is intermediate to those of the first layer and the floating gate region.
- 2. A non-volatile memory cell according to claim 1, wherein said floating gate region has an electron affinity in the range of about 2.5 eV to about 3.5 eV, and provides a potential barrier in excess of 1.7 eV permitting the use of a lower erase voltage and ensuring retention of any stored data.
- 3. A non-volatile memory cell according to claim 1, wherein said silicon nitride layer is formed to have a thickness to avoid undesired effects of charge build-up at the interface between the silicon oxide and nitride.
- 4. A non-volatile memory cell according to claim 1, wherein said silicon nitride layer has been deposited at a temperature such that said layer has nucleation of silicon precipitates within a nitride matrix.
- 5. A non-volatile memory comprising:a semiconductor substrate; and a plurality of memory cells each comprising one floating gate transistor on the semiconductor substrate, said floating gate transistor comprising a gate dielectric layer on said substrate and positioned over the source, drain and channel regions to define a floating gate region thereon, and a control gate terminal coupled thereto and positioned over the floating gate region, said floating gate region developing asymmetrical potential barriers through a first potential barrier between the semiconductor substrate and the gate dielectric material, and said floating gate region developing a second potential barrier between the floating gate region and the gate dielectric layer that is lower than the first potential barrier, wherein said gate dielectric layer is formed as a double layer material having a first layer of silicon oxide at the surface of the semiconductor substrate and a second layer of silicon nitride that has a thickness less than that of the layer of silicon oxide and deposited at a lower temperature than the silicon oxide layer and having an electron affinity that is intermediate to those of the first layer and the floating gate region.
- 6. A non-volatile memory according to claim 5, wherein said floating gate region has an electron affinity in the range of about 2.5 eV to about 3.5 eV, and provides a potential barrier in excess of 1.7 eV permitting the use of a lower erase voltage and ensuring retention of any stored data.
- 7. A non-volatile memory according to claim 5, wherein said silicon nitride layer is formed to have a thickness to avoid undesired effects of charge build-up at the interface between the silicon oxide and nitride.
- 8. A non-volatile memory according to claim 5, wherein said silicon nitride layer has been deposited at a temperature such that said layer has nucleation of silicon precipitates within a nitride matrix.
Priority Claims (1)
| Number |
Date |
Country |
Kind |
| 96830493 |
Sep 1996 |
EP |
|
Parent Case Info
This application is a divisional of Ser. No. 09/521,876 filed on Mar. 8, 2000 now U.S. Pat. No. 6,399,444, which is a divisional of Ser. No. 08/940,856 filed on Sep. 29, 1997, now U.S. Pat. No. 6,054,731, the disclosure which is hereby incorporated by reference in its entirety.
US Referenced Citations (17)
Foreign Referenced Citations (6)
| Number |
Date |
Country |
| 0 560 435 |
Sep 1993 |
EP |
| 0 681 333 |
Nov 1995 |
EP |
| 2 533 740 |
Mar 1984 |
FR |
| 60-189972 |
Sep 1985 |
JP |
| 61-001056 |
Jul 1986 |
JP |
| 5-75135 |
Mar 1993 |
JP |