The embodiments discussed herein are related to a method of manufacturing a semiconductor device, more specifically, a method of manufacturing a semiconductor device including a gate insulating film of a nitrogen-content silicon-based insulating film.
The high speed and integration of the LSI has been advanced by downsizing the Metal-Insulator-Semiconductor Field Effect Transistor (hereinafter called MISFET) in accordance with the scaling law. That is, the height-wise and the transverse sizes of the respective parts of the MISFET, such as the film thickness of the gate insulating film, the gate length, etc., are concurrently reduced, whereby the characteristics of the downsized device has been retained normal, and achievement of the device has been enhanced. At present the MISFET is still being downsized, and the next generation MISFET requires a gate insulating film of a film thickness of not more than the effective thickness corresponding to 1 nm of the silicon oxide film.
Conventionally, as the gate insulating film, the silicon oxide film has been widely used. However, the problem that when the silicon oxide film has a film thickness of about not more than 3 nm, the tunnel leakage current becomes conspicuous, and the silicon oxide film does not function as the insulating film has been pointed out. The problem that with the gate insulating film thinned, the dopant impurity doped in the gate electrode passes through the gate insulating film and diffuses into the channel region of the silicon substrate, and the MIS characteristics are changed has been pointed out.
As means of decreasing the leakage current and the pass-through of the dopant impurity, the use of silicon oxynitride film formed of silicon oxide film with nitrogen added to is used as the gate insulating film is proposed.
For example, Japanese Laid-open Patent Publication No. 06-029314 discloses the technique that nitrogen is ion-implanted into at least one of the gate electrode and the silicon substrate, and into the gate insulating film, whereby the characteristics of the interface between the silicon substrate and the gate insulating film are improved without increasing the film thickness of the gate insulating film and causing the degradation of the insulation.
Japanese Laid-open Patent Publication No. 2004-022902 discloses the technique that a silicon oxide film and a silicon nitride film are formed on a silicon substrate and then plasma nitridation processing and heat processing in a non-oxidizing gas atmosphere are made, whereby the segregation of the nitrogen in the interface between the silicon substrate and the insulating film is suppressed to thereby increase the MIS capacitance and decrease the leakage current.
Japanese Laid-open Patent Publication No. 2006-019366 discloses the technique that a silicon oxide film is formed on a silicon substrate, and then in a vacuum vessel, UV irradiation, and nitridation processing or oxynitridation processing are made, whereby the segregation of the nitrogen in the interface between the silicon substrate and the insulating film is suppressed while the vicinity of the surface alone is heavily nitridized to thereby form a gate insulating film of high reliability.
The following is another example of related art of the present invention: International Publication Pamphlet No. WO 2004/097922.
Accompanying the downsizing of the MISFET, the physical film thickness of the gate insulating film of the 65 nm generation and the 45 nm generation has been not more than 1.2 nm. Accordingly, to prevent the diffusion of the dopant impurity from the gate electrode and the decrease the leakage current from the gate electrode, the nitrogen concentration to be introduced into the gate insulating film becomes increasingly higher. However, silicon oxynitride film of such high nitrogen concentration often increases the leakage current due to the charge increase in the interface between the silicon oxide film and the silicon oxynitride film or in the silicon oxynitride film.
As the film thickness of the gate insulating film decreases, the oxygen concentration in the film forming atmosphere is decreased so as to enable the film forming control. Resultantly, defects due to the oxygen shortage are often introduced in the film forming the gate insulating film.
According to one aspect of an embodiment, there is provided a method of manufacturing a semiconductor device including nitridizing a silicon substrate with ammonia while heating the silicon substrate, then heating the silicon substrate in an atmosphere containing nitrogen and oxygen to form a gate insulating film including a silicon-based insulating film containing nitrogen and oxygen, then annealing the silicon substrate in an oxygen atmosphere, and forming a gate electrode on the gate insulating film.
According to another aspect of an embodiment, there is provided a method of manufacturing a semiconductor device including nitridizing a silicon substrate with ammonia while heating the silicon substrate, then annealing the silicon substrate in an oxygen atmosphere, then heating the silicon substrate in an atmosphere containing nitrogen and oxygen to form a gate insulating film including a silicon-based insulating film containing nitrogen and oxygen, and forming a gate electrode on the gate insulating film.
According to further another aspect of an embodiment, there is provided a method of manufacturing a semiconductor device including forming a silicon oxide film over a silicon substrate, forming a silicon nitride film over the silicon oxide film, then annealing the silicon substrate in an oxygen atmosphere to form a gate insulating film including a silicon-based insulating film containing nitrogen and oxygen, and forming a gate electrode on the gate insulating film, annealing the silicon substrate being made at a temperature of 400° C.-850° C. in an atmosphere of a 0.03 Torr-90 Torr oxygen partial pressure.
The object and advantages of the embodiment will be realized and attained by means of the elements and combinations particularly pointed out in the claims.
It is to be understood that both the foregoing general description and the following detailed description are exemplary and explanatory and are not restrictive of the embodiments, as claimed.
The method of manufacturing the semiconductor device according to a first embodiment will be explained with reference to
First, in a silicon substrate 10, a device isolation film 12 for defining active regions is formed by, e.g., STI (Shallow Trench Isolation) method.
Then, n-type impurity is doped into the silicon substrate 10 in the active region by photolithography and ion implantation. This ion implantation includes well implantation, channel stop implantation, channel implantation, etc. Thus, an n-well 14 is formed in the silicon substrate 10 in the active region (
Next, thermal nitridation processing using, e.g., ammonia (NH3) is made at, e.g., a temperature of 500° C.-900° C. to form a silicon nitride film 16 of, e.g., a 0.3-1.5 nm-thickness on the active region of the silicon substrate 10 (
Next, by, e.g., thermal oxidation using, e.g., N2O gas, the silicon nitride film 16 formed on the active region is thermally oxidized to change the silicon nitride film 16 into a silicon oxynitride film of, e.g., a 0.3-1.5 nm-thickness. Thus, a gate insulating film 22 of the silicon oxynitride film is formed (
The above oxidation conditions are for making the thermal oxidation less oxidative so as to improve the controllability of the oxide film thickness, and defects due to oxygen lack might be introduced in the formed silicon oxynitride film and in the interface with the silicon substrate 10.
Then, thermal processing (oxygen anneal) is made in an oxygen-content atmosphere. This oxygen anneal supplements the oxygen lacks in the silicon oxynitride film and in the interface between the silicon oxynitride film and the silicon substrate 10, and the film quality of the silicon oxynitride film and the interface characteristics are improved.
This oxygen anneal is for introducing oxygen into the gate insulating film 22, but the conditions for the thermal processing are suitably set so that the substrate is not oxidized with the result that the film thickness of the gate insulating film 22 is increased. When the substrate is oxidized, and the film thickness of the gate insulating film 22 is increased, the MIS capacitance is decreased, and the transistor characteristics are degraded.
The inventors of the present application have investigated and confirmed the advantageous effects of the embodiment with the thermal processing temperature set at the range of 400° C.-850° C. and the oxygen partial pressure set at the range of 90 Torr-0.03 Torr corresponding to the thermal processing temperature range. The upper limit of the thermal processing temperature is 850° C., because when the thermal processing temperature exceeds 850° C., the oxygen partial pressure for suppressing the film thickness increase must be set at less than 0.03 Torr, its control is difficult, and the reproducibility is lowered. The lower limit of the thermal processing temperature is set at 400° C., because the conditions of the lowest temperature at which the inventors of the present application have confirmed the advantageous effects of the present invention is 400° C. and 90 Torr. The oxygen partial pressure is further increased, whereby the advantageous effects will be producible even further lower temperatures.
Then, over the entire surface of the silicon substrate 10 with the gate insulating film 20 formed on, a polycrystalline silicon film of a 100 nm-thickness, for example, is deposited by, e.g., CVD method.
Then, the polycrystalline silicon film is patterned by photolithography and dry etching to form the gate electrode 24 of the polycrystalline silicon film on the gate insulating film 22 (
Next, with the gate electrode 24 as the mask, p-type impurity ions are implanted into the silicon substrate 10 in the active region to form impurity diffused regions 26 to be extension regions or LDD regions in the silicon substrate 10 on both sides of the gate electrode 24 (
Next, a silicon oxide film, for example, is deposited over the entire surface by, e.g., CVD method.
Then, the silicon oxide film is etched back by dry etching to form a sidewall insulating film 28 of silicon oxide film on the side wall of the gate electrode 24.
Then, with the gate electrode 24 and the sidewall insulating film 28 as the mask, p-type impurity ions are implanted into the silicon substrate 10 in the active region to form impurity diffused regions 30 in the silicon substrate 10 on both sides of the gate electrode 24 (
Then, the implanted impurity is activated by rapid thermal annealing to form source/drain regions 32 of the impurity diffused regions 26, 30 (
Next, as required, by salicide (self aligned silicide) process, a metal silicide film 34 is formed selectively on the gate electrode 24 and the source/drain regions 32 (
Thus, a p-channel MISFET including the gate insulating film 22 formed of silicon oxynitride film is completed.
In the graph, the “o” marks indicate the sample without the oxygen anneal. The “A” marks indicate the sample subjected to the oxygen anneal under the conditions of 400° C. temperature and 90 Torr oxygen partial pressure. The “□” marks indicate the sample subjected to the oxygen anneal under the conditions of 45° C. temperature and 90 Torr oxygen partial pressure. The “” marks indicate the sample subjected to the oxygen anneal under the conditions of 500° C. temperature and 70 Torr oxygen partial pressure. The “▪” marks indicate the sample subjected to the oxygen anneal under the conditions of 800° C. temperature and 0.03 Torr oxygen partial pressure. The “▴” marks indicate the sample subjected to the oxygen anneal under the conditions of 850° C. temperature and 0.03 Torr oxygen partial pressure. The solid lines are regression straight lines under the respective conditions, based on the relationship between the leakage current and the effective film thickness generally confirmed (1 place/0.2 nm).
As illustrated in
In the graph, from the left are the sample without the oxygen anneal (ref), the sample subject to the oxygen anneal under the conditions of 500° C. temperature and 50 Torr oxygen partial pressure, the sample subjected to the oxygen anneal under the conditions of 500° C. and 70 Torr oxygen partial pressure, the sample subjected to the oxygen anneal under the conditions of 500° C. temperature and 90 Torr oxygen partial pressure, and the sample subjected to the oxygen anneal under the conditions of 800° C. temperature and 0.03 Torr oxygen partial pressure. In this graph, with reference to the flat band voltage of the sample without the oxygen anneal, the flat band voltages under the rest conditions are indicated. As the flat band voltage is larger in the negative direction, the shift amount of the flat band voltage is smaller. That is, the density of the fixed electric charge in the gate insulating film 22 is decreased.
As illustrated in
In the above examples, the oxygen anneal is made after the silicon nitride film has been oxidized, and the silicon oxynitride film has been formed. As illustrated in
As described above, according to the present embodiment, in forming the gate insulating film of the silicon oxynitride film by thermally nitridizing and thermally oxidizing the silicon substrate, after the thermal oxidization processing, thermal processing which is free from the film thickness increase due to the oxidation of the silicon substrate is made in an oxygen atmosphere to thereby supplement oxygen lack in the interface between the silicon nitride oxide film and the silicon substrate or in the silicon nitride oxide film, whereby the film quality and the interface characteristics of the silicon oxynitride film can be improved without increasing the effective film thickness of the gate insulating film.
The method of manufacturing the semiconductor device according to a second embodiment will be explained with reference to
First, a device isolation film 12 for defining active regions is formed in a silicon substrate 10 by, e.g., STI (Shallow Trench Isolation) method.
Then, n-type impurity is doped into the silicon substrate 10 in the active region by photolithography and ion implantation. This ion implantation includes well implantation, channel stop implantation, channel implantation, etc. Thus, an n-well 14 is formed in the silicon substrate 10 in the active region (
Next, by, e.g., thermal oxidation method, a silicon oxide film 18 of, e.g., a 0.9-1.3 nm-thickness is formed on the active region of the silicon substrate (
The above oxidation conditions are for making the thermal oxidation less oxidative so as to improve the controllability of the oxide film thickness, and defects due to oxygen lack might be introduced in the formed silicon oxide film 18 and in the interface with the silicon substrate 10.
Then, the silicon oxide film 18 is nitridized by e.g., thermal nitridation or nitridation method using plasma ions to change the silicon oxide film 18 into a silicon oxynitride film of, e.g., a 0.9-1.7 nm-thickness. Thus, a gate insulating film 22 of silicon oxynitride film is formed (
Then, to supplement the oxygen lack after the nitridation, thermal processing as the post-thermal processing is made. This thermal processing is made at a higher temperature than the oxidation conditions for forming the silicon oxide film 18 and under the conditions which are less oxidative than the conditions for forming the silicon oxide film 18. The thermal processing is made less oxidative so as to suppress the decrease of the capacitance due to the film thickness increase. The thermal processing is made at a higher temperature so as to form stronger Si—O bonds to thereby improve the reliability of the gate insulating film 22.
Next, thermal processing (oxygen anneal) is made in an oxygen-content atmosphere. This oxygen anneal supplements oxygen lacks (defects which have not been removed by the thermal processing as the post-processing described above) in the silicon oxynitride film and in the interface with the silicon substrate 10 are supplemented, and the film quality of the silicon oxynitride film is improved.
This oxygen anneal is the processing for introducing oxygen into the gate insulating film 22, but the conditions for the thermal processing are suitably set not to oxidize the substrate resultantly to increase the film thickness of the gate insulating film 22. This is because when the substrate is oxidized, and the film thickness of the gate insulating film 22 is increased, the MIS capacitance is decreased, and the transistor characteristics are degraded.
The inventors of the present application have investigated and confirmed the advantageous effects of the embodiment with the thermal processing temperature set at the range of 400° C.-850° C. and the oxygen partial pressure set at the range of 90 Torr-0.03 Torr corresponding to the thermal processing temperature range. The upper limit of the thermal processing temperature is 850° C., because when the thermal processing temperature exceeds 850° C., the oxygen partial pressure for suppressing the film thickness increase must be set at less than 0.03 Torr, its control is difficult, and the reproducibility is lowered. The lower limit of the thermal processing temperature is set at 400° C., because the conditions of the lowest temperature at which the inventors of the present application have confirmed the advantageous effects of the present invention is 400° C. and 90 Torr. The oxygen partial pressure is further increased, whereby the advantageous effects will be producible even further lower temperatures.
Then, in the same way as in, e.g., the method of manufacturing the semiconductor device according to the first embodiment illustrated in
Thus, a p-channel MISFET including the gate insulating film 22 formed of silicon oxynitride film is completed.
As shown in
As illustrated in
As described above, according to the present embodiment, in forming the gate insulating film of the silicon oxynitride film by thermally oxidizing and thermally nitridizing the silicon substrate, after the thermal nitridization processing, thermal processing which is free from the film thickness increase due to the oxidation of the silicon substrate is made in an oxygen atmosphere to thereby supplement oxygen lack in the interface between the silicon nitride oxide film and the silicon substrate or in the silicon nitride oxide film, whereby the film quality and the interface characteristics of the silicon oxynitride film can be improved without increasing the effective film thickness of the gate insulating film.
The method of manufacturing the semiconductor device according to a third embodiment will be explained with reference to
First, a device isolation film 12 for defining active regions is formed in a silicon substrate 10 by, e.g., STI (Shallow Trench Isolation) method.
Next, n-type impurity is doped into the silicon substrate 10 in the active region by photolithography and ion implantation. This ion implantation includes well implantation, channel stop implantation, channel implantation, etc. Thus, an n-well 14 is formed in the silicon substrate 10 in the active region (
Then, a silicon oxide film 18 of, e.g., a 0.7-1.5 nm-thickness is formed on the active region of the silicon substrate 10 by, e.g., thermal oxidation method (
The above oxidation conditions are for making the thermal oxidation less oxidative so as to improve the controllability of the oxide film thickness, and defects due to oxygen lack might be introduced in the formed silicon oxide film 18 and in the interface with the silicon substrate 10.
Then, a silicon nitride film 20 of a 0.3-1.5 nm-thickness, for example, is deposited over the silicon oxide film 18 by, e.g., CVD method. Thus, the gate insulating film 22 of the layer film of the silicon oxide film 18 and the silicon nitride film 20 is formed (
Then, thermal processing as the post-processing is made in a nitrogen or an oxygen atmosphere at, e.g., 800° C.-1100° C.
Next, thermal processing (oxygen anneal) is made in an atmosphere containing oxygen. This oxygen anneal supplements oxygen lacks in the gate insulating film 22 and in the interface with the silicon substrate 10, and the film quality of the gate insulating film 22 is improved.
This oxygen anneal is for introducing oxygen into the gate insulating film 22, but the thermal processing conditions are suitably set so that the substrate is not oxidized, resultantly to increase the film thickness of the gate insulating film 22. When the substrate is oxidized, and the film thickness of the gate insulating film 22 is increased, the MIS capacitance is decreased, and the transistor characteristics are degraded.
The inventors of the present application have investigated and confirmed the advantageous effects of the embodiment with the thermal processing temperature set at the range of 400° C.-850° C. and the oxygen partial pressure set at the range of 90 Torr-0.03 Torr corresponding to the thermal processing temperature range. The upper limit of the thermal processing temperature is 850° C., because when the thermal processing temperature exceeds 850° C., the oxygen partial pressure for suppressing the film thickness increase must be set at less than 0.03 Torr, its control is difficult, and the reproducibility is lowered. The lower limit of the thermal processing temperature is set at 400° C., because the conditions of the lowest temperature at which the inventors of the present application have confirmed the advantageous effects of the present invention is 400° C. and 90 Torr. The oxygen partial pressure is further increased, whereby the advantageous effects will be producible even further lower temperatures.
Then, in the same way as in, e.g., the method of manufacturing the semiconductor device according to the first embodiment illustrated in
Thus, a p-channel MISFET including the gate insulating film 22 formed of the silicon oxide film 18 and the silicon nitride film 20 is completed.
The gate leakage current was measured on the thus-formed p-channel MISFET. The sample subjected to the oxygen anneal of the present embodiment could reduce the gate leakage current to about 80%.
As described above, according to the present embodiment, in forming the gate insulating film of the layer film of the silicon oxide film and the silicon nitride film, after depositing the silicon nitride film, thermal processing which is free from the film thickness increase due to the oxidation of the silicon substrate is made in an oxygen atmosphere to thereby supplement oxygen lack in the gate insulating film or in the interface between the gate insulating film and the silicon substrate, whereby the film quality and the interface characteristics of the gate insulating film can be improved without increasing the effective film thickness of the gate insulating film.
The above-described embodiments can cover other various modifications.
For example, in the first embodiment described above, the gate insulating film is formed by oxidizing the silicon substrate after nitridized, and in the second embodiment described above, the gate insulating film is formed by nitridizing the silicon substrate after oxidized, and in the third embodiment described above, the gate insulating film is formed by depositing silicon nitride film after the silicon substrate has been thermally oxidized. However, the structure and the basic manufacturing method of the gate insulating film are not limited to them.
In the above-described embodiments, for solving the problem of the silicon-based insulating film heavily containing nitrogen, i.e., reducing the decrease of the interface characteristics and the increase of charge trapping centers introduced into the film, oxygen anneal is made to thereby introduce oxygen into the film. It is applicable to methods for manufacturing various gate insulating films including silicon-based insulating films containing nitrogen.
Accordingly, it is applicable to not only the gate insulating films of the single layer structure of a silicon oxynitride film and the layer structure of a silicon oxide film and a silicon nitride film, but also to gate insulating films, etc. including high dielectric constant insulating films.
The various conditions used in the above-described embodiments, such as the raw material gases the oxidation temperature, nitridation temperature, the post-processing temperature, film thickness, etc., are not essential.
In the above-described embodiments, the method of manufacturing the semiconductor device is applied to manufacturing p-channel MISFETs. The above-described embodiments are similarly applicable also to n-channel MISFETs.
All examples and conditional language recited herein are intended for pedagogical purposes to aid the reader in understanding the invention and the concepts contributed by the inventor to furthering the art, and are to be construed as being without limitation to such specifically recited examples and conditions, nor does the organization of such examples in the specification relate to a showing of the superiority and inferiority of the invention. Although the embodiments of the present inventions have been described in detail, it should be understood that the various changes, substitutions, and alterations could be made hereto without departing from the spirit and scope of the invention.
This application is a Continuation of International Application No. PCT/JP2007/057114, with an international filing date of Mar. 30, 2007, which designating the United States of America, the entire contents of which are incorporated herein by reference.
Number | Date | Country | |
---|---|---|---|
Parent | PCT/JP2007/057114 | Mar 2007 | US |
Child | 12568751 | US |