Claims
- 1. A method of manufacturing a semiconductor integrated circuit device comprising the steps of:forming a MISFET on a semiconductor substrate; depositing a first insulating film on said semiconductor substrate; forming a plug connected to said MISFET through said first insulating film; forming a second insulating film over said first insulating film; etching a desired region in said second insulating film to form a first opening for a wiring pattern; depositing a third insulating film on said second insulating film and in said first opening and anisotropically etching said third insulating film in such a manner that part of said third insulating film on a sidewall of said first opening is left un-etched to form a sidewall spacer and said plug is exposed; and depositing a first conductor in said first opening having said sidewall spacer.
- 2. A method of manufacturing a semiconductor integrated circuit device, comprising the steps of:forming a MISFET on a MISFET on a semiconductor substrate; depositing a first insulating film on said MISFET; depositing a platinum film on said first insulating film; depositing amorphous silicon on said platinum film and dry etching the amorphous silicon at a desired region; forming platinum silicide at that region on said platinum film where there is amorphous silicon, by heat treatment; and removing said platinum silicide by wet etching to therey leave a platinum electrode intact at a desired region.
- 3. A method of manufacturing a semiconductor integrated circuit device according to claim 2, wherein said platinum electrode is an electrode of a capacitor of a dynamic random access memory cell, said capacitor electrode being formed raised on the principal surface of the semiconductor substrate.
Parent Case Info
This application is a division of application Ser. No. 09/331,149, filed Jun. 17, 1999, now U.S. Pat. No. 6,407,420, which is a 371 of PCT/JP96/03736, filed Dec. 20, 1996.
US Referenced Citations (5)
Number |
Name |
Date |
Kind |
5536672 |
Miller et al. |
Jul 1996 |
A |
5728595 |
Fukase |
Mar 1998 |
A |
5767541 |
Hanagasaki |
Jun 1998 |
A |
5796136 |
Shinakawata |
Aug 1998 |
A |
6407420 |
Yamanaka et al. |
Jun 2002 |
B1 |
Foreign Referenced Citations (10)
Number |
Date |
Country |
62-48062 |
Mar 1987 |
JP |
62-128168 |
Jun 1987 |
JP |
3-263371 |
Nov 1991 |
JP |
5-299601 |
Nov 1993 |
JP |
6-45552 |
Feb 1994 |
JP |
6-151751 |
May 1994 |
JP |
7-142597 |
Jun 1995 |
JP |
07297364 |
Nov 1995 |
JP |
8-56152 |
Feb 1996 |
JP |
8-181290 |
Jul 1996 |
JP |
Non-Patent Literature Citations (1)
Entry |
IEEE Int., Electron Devices Meeting, Technical Digest, Dec. 1994, pp. 927-929. |