Claims
- 1. A method of stressing a memory device having a digit line configured to selectively charge to a high potential, a mid-level potential, and a low potential, comprising:allowing a defect to alter said mid-level potential; and slowing a restoration of said mid-level potential.
RELATED APPLICATIONS
This application is a continuation of U.S. application Ser. No. 09/483,549, filed Jan. 14, 2000 now U.S. Pat. No. 6,181,617; which is a continuation of U.S. application Ser. No. 09/260,232, filed on Mar. 1, 1999 and issued as U.S. Pat. No. 6,028,799; which is a divisional of U.S. application Ser. No. 08/855,555, filed May 13, 1997 and issued as U.S. Pat. No. 5,877,993.
US Referenced Citations (20)
Continuations (2)
|
Number |
Date |
Country |
Parent |
09/483549 |
Jan 2000 |
US |
Child |
09/735330 |
|
US |
Parent |
09/260232 |
Mar 1999 |
US |
Child |
09/483549 |
|
US |