Methods of patterning materials, and methods of forming memory cells.
Integrated circuits may be formed on a semiconductor substrate, such as a silicon wafer or other semiconducting material. In general, layers of various materials which are either semiconducting, conducting or insulating are patterned to form components of the integrated circuits. By way of example, the various materials are doped, ion implanted, deposited, etched, grown, etc., using various processes.
Photolithography is commonly utilized during integrated circuit fabrication. Photolithography comprises patterning of photoresist by exposing the photoresist to a pattern of actinic energy, and subsequently developing the photoresist. The patterned photoresist may then be used as a mask, and a pattern may be transferred from the photolithographically-patterned photoresist to underlying materials.
A continuing goal in semiconductor processing is to reduce the size of individual electronic components, and to thereby enable smaller and denser integrated circuitry. A concept commonly referred to as “pitch” can be used to quantify the density of an integrated circuit pattern. Pitch may be defined as the distance between an identical point in two neighboring features of a repeating pattern. However, due to factors such as optics and actinic radiation wavelength, a photolithographic technique will tend to have a minimum pitch below which the particular photolithographic technique cannot reliably form features. Thus, minimum pitches associated with photolithographic techniques present obstacles to continued feature size reduction in integrated circuit fabrication.
Pitch multiplication, such as pitch doubling, is one proposed method for extending the capabilities of photolithographic techniques beyond their minimum pitch. Such may involve forming features narrower than minimum photolithographic resolution by depositing layers to have a lateral thickness which is less than that of the minimum capable photolithographic feature size. The layers may be anisotropically etched to form sub-lithographic features. The sub-lithographic features may then be used for integrated circuit fabrication to create higher density circuit patterns than can be achieved with conventional photolithographic processing.
It is desired to develop new methodologies for pitch multiplication, and to develop processes for applying such methodologies to integrated circuit fabrication.
Some embodiments include methods in which a mass is formed over one or more materials that are to be patterned into a densely packed array of structures. Photolithographically-patterned photoresist is provided over the mass, with the patterned photoresist being a mask having a plurality of features formed at a first pitch. The patterned photoresist is utilized as a starting template for aligning spacers along sidewalls of the features, and such spacers are then used for forming a masking pattern in the mass. Some embodiments may utilize the patterned photoresist template to generate a high density masking pattern in the mass, with the high density masking pattern having a pitch that is reduced by about a factor of four relative to the pitch of the patterned photoresist template.
Example embodiments of methods of forming a pattern on a substrate are initially described with reference to
Referring to
Base 12 comprises one or more materials which ultimately are to be patterned. The base is shown to be homogeneous in
If base 12 comprises semiconductor material, the base may be referred to as a semiconductor substrate or semiconductor construction; with the terms “semiconductor substrate” and “semiconductor construction” meaning any construction comprising semiconductive material, including, but not limited to, bulk semiconductive materials such as a semiconductive wafer (either alone or in assemblies comprising other materials thereon), and semiconductive material layers (either alone or in assemblies comprising other materials). The term “substrate” means any supporting structure, including, but not limited to, the semiconductor substrates described above.
Mass 14 comprises a composition suitable for being selectively patterned with various spacers (described below), and suitable for being used to pattern one or more materials of the underlying base 12 (i.e., comprises a composition to which one or more materials of the underlying base may be selectively etched). In some embodiments, mass 14 may be entirely homogeneous, and in other embodiments mass 14 may be heterogeneous. In some embodiments, mass 14 comprises, consists essentially of, or consists of carbon. Example carbon-containing materials are amorphous carbon, transparent carbon, and carbon-containing polymers. Example carbon-containing polymers include spin-on-carbons (SOCs). An example thickness range for mass 14 is from about 700 Angstroms to about 2,000 Angstroms. In some embodiments, mass 14 may be sacrificial, and accordingly may be entirely removed after it has been utilized to pattern one or more materials of the underlying base.
Hardmask 16 may be homogeneous or heterogeneous. In some embodiments, hardmask 16 may correspond to a deposited antireflective coating (DARC), and may comprise, consist essentially of, or consist of silicon oxynitride. An example thickness range for hardmask 16 is from 200 Angstroms to 400 Angstroms. The hardmask 16 provides an etch stop between the patterned mask 20 and the mass 14. Such may be desired if the patterned mask 20 comprises a composition that is difficult to selectively remove relative to the mass 14 (for instance, if the patterned mask 20 and the mass 14 both comprise organic materials). The term “selective removal” means that one material is removed faster than another, which includes, but is not limited to, processes that are 100% selective for one material relative to another. In embodiments in which the patterned mask 20 comprises a composition that can be selectively removed relative to mass 14, the hardmask 16 may be omitted.
Patterned mask 20 comprises a material 21. Such material may, for example, comprise, consist essentially of, or consist of photoresist. If material 21 is photoresist, the material may be formed into the shown pattern with photolithographic processing (i.e., by exposing the photoresist to patterned actinic radiation, followed by utilization of developer to selectively remove some regions of the photoresist).
The patterned mask 20 comprises a plurality of spaced-apart features 22 (which may be referred to as first features), which alternate with gaps 24 between the features. In some embodiments, the features may correspond to lines extending in and out of the page relative to the shown cross-section of
In the shown embodiment, the features 22 and gaps 24 are formed to a pitch, P1, with individual features having widths ½P1, and with individual gaps having widths ½P1. In some embodiments, the widths ½P1 may correspond to minimum photolithographic feature dimensions that may be formed with the photolithographic processing utilized to create patterned mask 20, and thus the pitch P1 may correspond to a minimum pitch that can be created with such photolithographic processing.
Although the gaps and features are shown having the same widths as one another, in other embodiments at least some of the gaps may have widths different than at least some of the features. Also, in some embodiments one or more of the features may be formed to a different width than one or more of the other features; and/or one or more of the gaps may be formed to a different width than one or more of the other gaps.
In some embodiments, the shown region of construction 10 may correspond to a location where part of a memory array is to be formed, and the mask 20, together with subsequent processing described below, may be utilized to define a repeating pattern of structures that are ultimately to be formed across the memory array region.
Each of the features 22 comprises a pair of opposing sidewall surfaces 23, and a top surface 25 extending between the opposing sidewall surfaces.
Referring to
The lateral trimming of features 22 moves sidewalls 23 inwardly. The original locations of sidewalls 23 (i.e., the locations of the sidewalls at the processing stage of
The lateral trimming of features 22 may be omitted in some embodiments. If the lateral trimming is utilized, such lateral trimming may be accomplished with any suitable processing. For example, the construction depicted in
If even more lateral etching is desired in comparison to vertical etching, example parameter ranges in an inductively coupled reactor may include pressure from about 2 mTorr to about 20 mTorr, source power from about 150 watts to about 500 watts, bias voltage at less than or equal to about 25 volts, substrate temperature of from about 0° C. to about 110° C., Cl2 and/or HBr flow from about 20 sccm to about 100 sccm, O2 flow from about 5 sccm to about 20 sccm, and CF4 flow from about 80 sccm to about 120 sccm.
It may be desired that the stated etching provide greater removal from the top of the spaced mask features than from the sides, for example to either achieve equal elevation and width reduction or more elevation than width reduction. The example parameters for achieving greater etch rate in the vertical direction as opposed to the lateral direction may include pressure from about 2 mTorr to about 20 mTorr, temperature from about 0° C. to about 100° C., source power from about 150 watts to about 300 watts, bias voltage at greater than or equal to about 200 volts, Cl2 and/or HBr flow from about 200 sccm to about 100 sccm, and O2 flow from about 10 sccm to about 20 sccm.
The patterned mask 20 of
Referring to
Spacers 30 may comprise any suitable material (which may be referred to herein as spacer material), and may be formed with any suitable processing. In some embodiments, spacers 30 may comprise, consist essentially of, or consist of silicon dioxide. The silicon dioxide spacers may be formed by depositing a layer of silicon dioxide spacer material across an upper surface of construction 10 (utilizing chemical vapor deposition (CVD) or atomic layer deposition (ALD), for example); and then anisotropically etching such layer to leave the shown configuration of individual spacers 30. In some embodiments, the spacers may be formed by depositing a reactive (or alterable) material over the features 22, and then treating the material so that it forms spacers in the regions where the material is in suitable proximity to features 22. Example alterable materials are a class of materials available from Clariant International, Ltd. as so-called “AZ R” materials, such as the materials designated as AZ R200™, AZ R500™ and AZ R600™. The “AZ R” materials contain organic compositions which cross-link upon exposure to acid released from chemically-amplified resist. More specifically, an AZ R material may be coated across photoresist, and subsequently the resist may be baked at a temperature of from about 100° C. to about 120° C. to diffuse acid from the resist into the AZ R material to form chemical cross-links within regions of the AZ R material proximate the resist. Portions of the AZ R material adjacent the resist are thus selectively hardened relative to other portions of AZ R material that are not sufficiently proximate the resist. The AZ R material may then be exposed to conditions which selectively remove the non-hardened portions relative to the hardened portions. Such removal may be accomplished utilizing, for example, 10% isopropyl alcohol in deionized water, or a solution marketed as “SOLUTION CTM” by Clariant International, Ltd. Processes utilizing the “AZ R” materials are sometimes considered examples of RELACS (Resolution Enhancement Lithography Assisted by Chemical Shrink) processes.
A challenge with the “AZ R” materials is that they can be similar enough in composition to photoresist that it may be difficult to selectively remove photoresist relative to hardened AZ R materials. Accordingly, if alterable materials are used to form the spacers, it may be desirable to use mixtures that contain AZ R type materials in combination with one or more components that enhance subsequent selectivity for removal of photoresist relative to spacers formed from the mixtures. Components which may be dispersed in the mixtures may include, for example, one or more of titanium, carbon, fluorine, bromine, silicon and germanium, metals (for instance, titanium, tungsten, platinum, etc.) and metal-containing compounds (for instance, metal nitride, metal silicide, etc.).
Referring to
The spacers 30 have widths of about ⅛P1, and are spaced from one another by gaps 34 having widths of about ⅜P1. Thus, the second patterned mask has a pitch, P2, that is about ½P1. The second patterned mask 32 may be considered to be self-aligned relative to the first patterned mask 20 (
Referring to
Referring to
Referring to
In the shown embodiment, hardmask 16 remains over pedestals 42 as the spacers 46 are formed. In other embodiments, hardmask 16 may be removed from over pedestals 42 prior to forming spacers 46, and thus will not be present over pedestals 42 at the processing stage of
The spacers 46 are shown having widths of about ⅛P1, and thus are shown reducing the widths of gaps 34 from the dimension of about ⅜P1 of
Referring to
The spacers 46 may be considered to define a fourth patterned mask 48 that is utilized during an etch through the bottom portion 38 of mass 14. Such fourth patterned mask is aligned to the third patterned mask 40 (
The spacers 46 have widths of about ⅛P1, and are spaced from one another by gaps 47 having widths of about ⅛P1. Thus, the fourth patterned mask 48 has a pitch, P3, that is about ¼P1. The utilization of spacers 46 as a mask for patterning the bottom portion 38 of mass 14 has transferred a pattern into bottom portion 38, with such pattern having the pitch, P3. Thus, the bottom portion 38 of the sacrificial mass 14 has a pattern formed therein to a pitch P3 that is about ¼ of the original pitch P1 of the patterned features 22 (
Referring to
Referring to
Although spacers 46 (
The processing of
Referring to
Substrate 82 may, for example, comprise, consist essentially of, or consist of monocrystalline silicon.
Gate stack 80 comprises a semiconductor material 86 over a gate dielectric 84. The semiconductor material 86 may, for example, comprise polycrystalline silicon. In some applications, gate stack 80 may be utilized for forming field effect transistors, and in such applications material 86 may be a conductively-doped semiconductor material. Also, in such applications there may be an electrically insulative capping layer (not shown) provided over material 86 in the gate stack 80. The gate dielectric 84 may comprise any suitable material, and in some embodiments may comprise, consist essentially of, or consist of silicon dioxide.
In some applications, gate stack 80 may correspond to materials of a nonvolatile memory stack; and accordingly materials 84 and 86 may be tunnel dielectric material (for instance, silicon dioxide) and charge storage material (for instance, floating gate material, such as polysilicon), respectively.
Referring to
In subsequent processing (not shown), mask 50 may be removed from over the patterned gates 90.
If the patterned gate stack 80 of
If the nonvolatile memory gates are patterned with processing of the type described with reference to
Memory array 200 includes strings 2061 to 206M. Each string includes nonvolatile charge-storage transistors 2081 to 208N. The charge-storage transistors may use floating gate material to store charge, or may use charge-trapping material (such as, for example, metallic nanodots) to store charge.
The charge-storage transistors 208 are located at intersections of wordlines 202 and local bitlines 204. The charge-storage transistors 208 of each string 206 are connected in series source to drain between a source select gate 210 and a drain select gate 212. Each source select gate 210 is located at an intersection of a local bitline 204 and a source select line 214, while each drain select gate 212 is located at an intersection of a local bitline 204 and a drain select line 215.
A source of each source select gate 210 is connected to a common source line 216. The drain of each source select gate 210 is connected to the source of the first charge-storage transistor 208 of the corresponding string 206. For example, the drain of source select gate 2101 is connected to the source of charge-storage transistor 2081 of the corresponding string 2061. The source select gates 210 are connected to source select line 214.
The drain of each drain select gate 212 is connected to a local bitline 204 for the corresponding string at a drain contact 228. For example, the drain of drain select gate 2121 is connected to the local bitline 2041 for the corresponding string 2061 at drain contact 2281. The source of each drain select gate 212 is connected to the drain of the last charge-storage transistor 208 of the corresponding string 206. For example, the source of drain select gate 2121 is connected to the drain of charge-storage transistor 208N of the corresponding string 2061.
Charge-storage transistors 208 include a source 230, a drain 232, a charge storage region 234, and a control gate 236. Charge-storage transistors 208 have their control gates 236 coupled to a wordline 202. A column of the charge-storage transistors 208 are those transistors within a string 206 (or strings) that are coupled to a given local bitline 204. A row of the charge-storage transistors 208 are those transistors commonly coupled to a given wordline 202.
The embodiments discussed above may be utilized in electronic systems, such as, for example, computers, cars, airplanes, clocks, cellular phones, etc.
In compliance with the statute, the subject matter disclosed herein has been described in language more or less specific as to structural and methodical features. It is to be understood, however, that the claims are not limited to the specific features shown and described, since the means herein disclosed comprise example embodiments. The claims are thus to be afforded full scope as literally worded, and to be appropriately interpreted in accordance with the doctrine of equivalents.