Various voltage level metal-oxide-semiconductor (MOS) transistors, such as a CMOS transistor, a drain-extended MOS (DEMOS) transistor and a lateral-diffused MOS (LDMOS) transistor, may be selected in accordance with different applications. In power applications, a drain voltage is generally higher than a gate voltage. In order to sustain the drain voltage, the DEMOS transistor or the LDMOS transistor having higher breakdown voltage is a better choice. However, Rdson (drain-to-source on-state resistance) of the DEMOS transistor or the LDMOS transistor is significantly greater than that of the CMOS transistor. It is noted that to raise breakdown voltage and to reduce Rdson are conflicted with each other. Accordingly, there is a need for an improved transistor structure having low Rdson and high breakdown voltage which is beneficial to the power applications.
Embodiments of the present disclosure are best understood from the following detailed description when read with the accompanying figures. It is emphasized that, in accordance with the standard practice in the industry, various features are not drawn to scale. In fact, the dimensions of the various features may be arbitrarily increased or reduced for clarity of discussion.
It is to be understood that the following disclosure provides many different embodiments, or examples, for implementing different features of the disclosure. Specific examples of components and arrangements are described below to simplify the present disclosure. These are, of course, merely examples and are not intended to be limiting. Moreover, the formation of a first feature over or on a second feature in the description that follows may include embodiments in which the first and second features are formed in direct contact, and may also include embodiments in which additional features may be formed interposing the first and second features, such that the first and second features may not be in direct contact. Various features may be arbitrarily drawn in different scales for the sake of simplicity and clarity.
The singular forms “a,” “an” and “the” used herein include plural referents unless the context clearly dictates otherwise. Therefore, reference to, for example, a MOS transistor includes embodiments having two or more such MOS transistors, unless the context clearly indicates otherwise. Reference throughout this specification to “one embodiment” or “an embodiment” means that a particular feature, structure, or characteristic described in connection with the embodiment is included in at least one embodiment of the present disclosure. Therefore, the appearances of the phrases “in one embodiment” or “in an embodiment” in various places throughout this specification are not necessarily all referring to the same embodiment. Further, the particular features, structures, or characteristics may be combined in any suitable manner in one or more embodiments. It should be appreciated that the following figures are not drawn to scale; rather, these figures are intended for illustration.
According to various embodiments of the present disclosure, a MOS transistor in a semiconductor substrate is provided to have a high breakdown voltage while maintaining (or reducing) a low Rdson. In embodiments, the MOS transistors described below may be applied in power applications for operating voltage of a gate electrode less than or equal to 100 volts. Referring to
The semiconductor substrate 210 may be made of semiconductor material such as silicon, germanium, silicon germanium, silicon carbide, and those consisting essentially of III-V compound semiconductors (e.g., GaAs and Si/Ge). The semiconductor substrate 210 may be of N-type or P-type. In one embodiment that the MOS transistor 20 is an N-type MOS transistor, the semiconductor substrate 210 is a lightly doped P-type semiconductor substrate 210.
The well region 212 of a first conductivity type extends into the semiconductor substrate 210 from an upper surface thereof. The well region 212 may be lightly or intermediately doped with dopants of the first conductivity type. The dopant concentration may depend on the maximum voltage requirement of the MOS transistor 20. For examples, the well region 212 includes P-type dopants for an N-type MOS transistor 20 or N-type dopants for a P-type transistor 20. In embodiments, a distance L of the gate electrode 230 overlapped with the well region 212 is considered as an effective channel length (Lch) of the MOS transistor 20.
The source region 242 of a second conductivity type opposite to the first conductivity type and a drain region 244 of the second conductivity type are located in the well region 212 and on opposite sides of the gate electrode 230. For examples, the source region 242 and the drain region 244 includes N-type dopants for an N-type MOS transistor 20 or P-type dopants for a P-type transistor 20. In embodiments that the MOS transistor 20 is an N-type MOS transistor, the source region 242 and the drain region 244 are heavily doped with N-type dopants such as arsenic, phosphorus, antimony or a combination thereof.
The gate dielectric layer 220 is located over the well region 212. The gate dielectric layer 220 may be made of silicon dioxide, silicon nitride or other high k dielectric materials. In one embodiment, the gate dielectric layer 220 has a thickness in a range of 10 to 5,000 angstroms, depending on operating voltage of the gate electrode 230.
A particular feature in the current embodiment is that the gate dielectric layer 220 has a plurality of portions. As shown in
The gate electrode 230 is disposed over the gate dielectric layer 220. Specifically, the gate electrode 230 extends from a location aligned with a sidewall of the first portion 222, along the surface of the well region 212, to a location aligned with a sidewall of the second portion 224. The gate electrode 230 may be made of a conductive material such as polysilicon (poly), metal or metal alloy. In one embodiment, the gate electrode 230 includes polysilicon.
In addition, the MOS transistor 20 further includes a first spacer 252 and a second spacer 254. The first spacer 252 is disposed on a sidewall of the first portion 222 and the gate electrode 230 and substantially aligned with one edge of the source region 242. The second spacer 254 is disposed on a sidewall of the second portion 224 and the gate electrode 230 and substantially aligned with one edge of the drain region 244. The first spacer 252 and the second spacer 254 may be made of silicon dioxide, silicon nitride or other high k dielectric materials.
Moreover, the MOS transistor 20 further includes a first lightly doped drain (LDD) region 262 of the second conductivity type and a second LDD region 264 of the second conductivity type. The first LDD region 262 is disposed beneath the first spacer 252 and adjoining the source region 242. The second LDD region 264 is disposed beneath the second spacer 254 and adjoining the drain region 244. In the embodiment that the MOS transistor 20 is an N-type MOS transistor, the first and second LDD regions 262, 264 are N-type lightly doped drain (NLDD) regions.
The first well region 212 is of a first conductivity type and extends into the semiconductor substrate 210 from an upper surface thereof. For examples, the first well region 212 includes P-type dopants for an N-type MOS transistor 60 or N-type dopants for a P-type transistor 60. The first well region 212 may be formed by lightly or intermediately doping with dopants of the first conductivity type into a selective area of the semiconductor substrate 210.
The second well region 214 of a second conductivity type opposite to the first conductivity type extends into the semiconductor substrate 210 from an upper surface thereof and is located adjacent to the first well region 212. The second well region 214 may be formed by lightly or intermediately doping with dopants of the second conductivity type into another selective area of the semiconductor substrate 210. For examples, the second well region 214 includes N-type dopants for an N-type MOS transistor 60 or P-type dopants for a P-type transistor 60. Consequently, the second well region 214 can be used to reduce Rdson.
The source region 242 of the second conductivity type and the drain region 244 of the second conductivity type are respectively disposed in the first well region 212 and the second well region 214 and on opposite sides of the gate electrode 230. In various embodiments, other features of the source region 242 and the drain region 244 may be referred to those illustrated for the source region 242 and the drain region 244 of
The gate dielectric layer 220 is located over the first well region 212 and the second well region 214. In one embodiment, the gate dielectric layer 220 has a thickness in a range of 10 to 5000 angstroms, depending on operating voltage of the gate electrode 230. A particular feature is that the gate dielectric layer 220 has a first portion 222 and a second portion 224. The first portion 222 is located over the first well region 212 and closest to the source region 242. The second portion 224 is located over the second well region 214 and closest to the drain region 244. For the same reason as that in the gate dielectric layer 220 of
In the current embodiment, a distance L that the gate electrode 230 overlapped with the first well region 212 (i.e., an effective channel length (Lch)) is less than a distance B that the gate electrode 230 overlapped with the second well region 214 so as to further reduce Rdson.
In the current embodiment, the first portion 222 of the gate dielectric layer 220 extends over a portion of the second well region 214. That is, the first portion 222 has a width W1 greater than the distance L that the gate electrode 230 overlapped with the first well region 212. If the width W1 is less than the distance L, current (e.g., Idin) may be significantly reduced.
In addition, in the current embodiment, the MOS transistor 60 further includes a first spacer 252 and a second spacer 254. The specific features of the first spacer 252 and the second spacer 254 may be referred to those exemplified for the first spacer 252 and the second spacer 254 of
Moreover, the MOS transistor 60 further includes a first LDD region 262 of the second conductivity type and a second LDD region 264 of the second conductivity type. The specific features of the first LDD region 262 and the second LDD region 264 may be referred to those exemplified for the first LDD region 262 and the second LDD region 264 of
As shown in
Continuing in
Referring now to
Continuing in
As shown in
The embodiments of the present disclosure discussed above have advantages over existing structures and methods, and the advantages are summarized below. In various embodiments, a thick portion of the gate dielectric layer adjacent to the drain region (e.g., the second portion of
The foregoing has outlined features of several embodiments so that those skilled in the art may better understand the detailed description that follows. Those skilled in the art should appreciate that they may readily use the present disclosure as a basis for designing or modifying other processes and structures for carrying out the same purposes and/or achieving the same advantages of the embodiments introduced herein. Those skilled in the art should also realize that such equivalent constructions do not depart from the spirit and scope of the present disclosure, and that they may make various changes, substitutions and alterations herein without departing from the spirit and scope of the present disclosure.
Number | Name | Date | Kind |
---|---|---|---|
5741737 | Kachelmeier | Apr 1998 | A |
7692134 | Nagaraja | Apr 2010 | B2 |
8829613 | Pendharkar | Sep 2014 | B1 |
20010042889 | Kang | Nov 2001 | A1 |
20020079509 | Efland | Jun 2002 | A1 |
20040084710 | Baker et al. | May 2004 | A1 |
20050145919 | Chang et al. | Jul 2005 | A1 |
20090035904 | Bhattacharyya | Feb 2009 | A1 |
20090175089 | Eitan et al. | Jul 2009 | A1 |
20090236498 | Nagaraja et al. | Sep 2009 | A1 |
20110079846 | Yao et al. | Apr 2011 | A1 |
20110133276 | Thei et al. | Jun 2011 | A1 |
20120280319 | Roehrer | Nov 2012 | A1 |
20130140632 | Landgraf | Jun 2013 | A1 |
20150102405 | Ryu | Apr 2015 | A1 |
Entry |
---|
Radhakrishnan Sithanandam and M Jagadesh Kumar. “Linearity and speed optimization in SOI LDMOS using gate engineering”, Published Dec. 8, Semiconductor Science and Technology, vol. 25, No. 1. |
Number | Date | Country | |
---|---|---|---|
20150061011 A1 | Mar 2015 | US |