Claims
- 1. A transistor on a semiconductor substrate, said transistor comprising:a stacked gate structure over said semiconductor substrate, said stacked gate structure comprising: a first silicon layer over said semiconductor substrate; a gate metal silicide layer over said first silicon layer; and an undoped spacer structure on sidewalls of said first silicon layer and said gate metal silicide layer; a gate insulator layer between said first silicon layer and said semiconductor substrate; a second silicon layer on said semiconductor substrate at a region uncovered by said stacked gate structure and isolation regions; a junction metal silicide layer on said second silicon layer; a source/drain junction region in said semiconductor substrate under said second silicon layer but not under said stacked gate structure; and an extended ultra-shallow source/drain junction region in said semiconductor substrate under said undoped spacer structure.
- 2. The transistor of claim 1, wherein said gate insulator layer comprises an silicon oxide layer which is thermally grown in an oxygen containing ambient from said semiconductor substrate with a thickness of about 15 angstroms to 300 angstroms.
- 3. The transistor of claim 1, wherein said gate insulator layer comprises an silicon oxynitride layer which is thermally grown in an oxygen and nitrogen containing ambient from said semiconductor substrate with a thickness of about 15 angstroms to 300 angstroms.
- 4. The transistor of claim 1, wherein said first silicon layer comprises a polysilicon layer deposited with a thickness of about 300 angstroms to 4000 angstroms.
- 5. The transistor of claim 1, wherein said undoped spacer structure comprises silicon nitride spacers.
- 6. The transistor of claim 1, wherein said second silicon layer is deposited with a selective epitaxial process.
- 7. The transistor of claim 1, wherein said extended ultra-shallow source/drain junction is formed by the doping of a plasma immersion process.
- 8. The transistor of claim 1, wherein said extended ultra-shallow source/drain regions is formed with a low energy ion implantation process with an energy between about 0.1 to 5 KeV.
- 9. The transistor of claim 1, wherein said junction metal silicide layer and said gate metal silicide layer is a compound of silicon and a metal selected from the group consisting of Ti, Co, W, Ni and Pt.
- 10. A transistor on a semiconductor substrate, said transistor comprising:a gate structure over said semiconductor substrate, said gate structure comprising: a first silicon layer over said semiconductor substrate; and an undoped spacer structure on sidewalls of said first silicon layer; a gate insulator layer between said first silicon layer and said semiconductor substrate; a second silicon layer on said semiconductor substrate at a region uncovered by said stacked gate structure and isolation regions; a source/drain junction region in said semiconductor substrate under said second silicon layer but not under said stacked gate structure; and an extended ultra-shallow source/drain junction region in said semiconductor substrate under said undoped spacer structure.
- 11. The transistor of claim 10 further comprising a gate metal silicide layer on said first silicon layer.
- 12. The transistor of claim 11 further comprising a junction metal silicide layer on said second silicon layer.
- 13. The transistor of claim 12, wherein said junction metal silicide layer and said gate metal silicide layer is a compound of silicon and a metal selected from the group consisting of Ti, Co, W, Ni and Pt.
- 14. The transistor of claim 10, wherein said gate insulator layer comprises an silicon oxide layer which is thermally grown in an oxygen containing ambient from said semiconductor substrate with a thickness of about 15 angstroms to 300 angstroms.
- 15. The transistor of claim 10, wherein said gate insulator layer comprises an silicon oxynitride layer which is thermally grown in an oxygen and nitrogen containing ambient from said semiconductor substrate with a thickness of about 15 angstroms to 300 angstroms.
- 16. The transistor of claim 10, wherein said first silicon layer comprises a polysilicon layer deposited with a thickness of about 300 angstroms to 4000 angstroms.
- 17. The transistor of claim 10, wherein said undoped spacer structure comprises silicon nitride spacers.
- 18. The transistor of claim 10, wherein said second silicon layer is deposited with a selective epitaxial process.
- 19. The transistor of claim 10, wherein said extended ultra-shallow source/drain junction is formed by the doping of a plasma immersion process.
- 20. The transistor of claim 10, wherein said extended ultra-shallow source/drain regions is formed with a low energy ion implantation process with an energy between about 0.1 to 5 KeV.
CROSS REFERENCE TO RELATED APPLICATIONS
This is a continuation-in-part of U.S. patent application No. 09/303,143, filed Apr. 30, 1999, now U.S. Pat. No. 6,177,323.
US Referenced Citations (2)
Number |
Name |
Date |
Kind |
5798278 |
Chan et al. |
Aug 1998 |
|
6100592 |
Pan |
Aug 2000 |
|
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
09/303143 |
Apr 1999 |
US |
Child |
09/439432 |
|
US |