Claims
- 1. A land grid array carrier, comprising:
- an interposer having a first surface and a second surface opposite the first surface;
- a first location on the first surface adapted to receive a semiconductor die and a second location on the first surface adapted to receive a passive component;
- a first conductive pad coupled to the second surface and electrically coupled with the first location; and
- a second conductive pad coupled to the second surface and electrically coupled with the second location;
- wherein the passive component is one of a resistor, a capacitor, and an inductor.
- 2. The carrier of claim 1 further comprising a first solder ball attached to the first conductive pad and a second solder ball attached to the second conductive pad.
- 3. The carrier of claim 1 further comprising a third conductive pad electrically coupled to a pin.
- 4. The carrier of claim 1, wherein the interposer is comprised of organic material.
- 5. The carrier of claim 1 further comprising a first conductive trace in the interposer arranged to electrically couple the first location to at least one of the second location, the first conductive pad, and the second conductive pad.
- 6. The carrier of claim 5 further comprising:
- a plurality of conductive traces including said first and second conductive pads; and
- a plurality of conductive traces including said first conductive trace;
- wherein at least one of the plurality of conductive pads is not coupled to any of the plurality of conductive traces.
- 7. The carrier of claim 6, wherein the plurality of conductive pads are substantially configured in an array of rows and columns.
- 8. The carrier of claim 7, wherein the array comprises at least 40 rows and at least 45 columns.
- 9. The carrier of claim 8 wherein the plurality of conductive pads comprises at least 1,800 conductive pads.
- 10. The carrier of claim 8 wherein the array of conductive pads covers substantially the entire second surface.
- 11. The carrier of claim 1 wherein the first surface comprises first and second portions, wherein the first portion is adapted to receive the semiconductor die and passive component.
- 12. The carrier of claim 11 wherein the second portion is located about the periphery of the first surface.
- 13. The carrier of claim 12 wherein the second portion is not adapted to receive the semiconductor die and is not adapted to receive the passive component.
- 14. The carrier of claim 1 further comprising a semiconductor die coupled to the first surface.
- 15. The carrier of claim 14 wherein the semiconductor die comprises a memory chip.
- 16. The carrier of claim 14 wherein the semiconductor die is coupled to the first portion using controlled collapse chip connection.
- 17. The carrier of claim 14 further comprising a passive component coupled to the first surface.
Parent Case Info
This application is a continuation of co-pending application Ser. No. 08/993,793, which was filed Dec. 19, 1997.
US Referenced Citations (4)
Continuations (1)
|
Number |
Date |
Country |
Parent |
993793 |
Dec 1997 |
|