Multi-gate carbon nano-tube transistors

Information

  • Patent Grant
  • 7368791
  • Patent Number
    7,368,791
  • Date Filed
    Monday, August 29, 2005
    19 years ago
  • Date Issued
    Tuesday, May 6, 2008
    16 years ago
Abstract
According to one aspect of the invention, a semiconducting transistor is described. The channel portion of the transistor includes carbon nanotubes formed on top of an insulating layer which covers a local bottom gate. Source and drain conductors are located at ends of the carbon nanotubes. A gate dielectric surrounds a portion of the carbon nanotubes with a substantially uniform thickness. A local top gate is located between the source and drain conductors over the carbon nanotubes. Lower portions of the local top gate are positioned between the carbon nanotubes as the local top gate forms pi-gates or “wraparound” gates around each carbon nanotube.
Description
BACKGROUND

1). Field of the Invention


Embodiments of the present invention relate to the field of semiconductor integrated circuits, and more particularly to a multi-gate carbon nanotube transistor.


2). Discussion of Related Art


Integrated circuits used in modern computers are formed on semiconductor wafers. The wafers are then sawed into semiconductor chips also known as microelectronic dies. Semiconductor chips include literally millions of semiconductor transistors formed on top of what was once the semiconductor wafer.


Each transistor includes a source conductor, a drain conductor, at least one gate electrode, and a semiconducting channel. The semiconducting channel will conduct electricity only when it is placed in an electric field. A voltage is constantly applied across the source and drain conductors which are separated by the channel which normally will not conduct electricity, so that the transistor is off. Current will only conduct from the source to the drain if a threshold voltage is applied to the gate electrode to create an electric field strong enough to cause the channel to conduct electricity to switch the transistor on.


The use of carbon nanotubes as channels in transistors has been studied in recent years. However, the nanotubes have not performed considerably better than traditional semiconducting channels when they are used with conventional gate structures.





BRIEF DESCRIPTION OF THE DRAWINGS

An embodiment of the invention is described by way of examples with reference to the accompanying drawings, wherein:



FIG. 1 is a perspective view of a multi-carbon nanotube double gate transistor;



FIG. 2 is a perspective view of a silicon substrate;



FIG. 3 is a perspective view of the silicon substrate with a first insulating layer formed thereon;



FIG. 4 is a perspective view of the silicon substrate with a local bottom gate formed on top of the first insulating layer;



FIG. 5 is a perspective view of the silicon substrate with a second insulating layer formed over the local bottom gate and the first insulating layer;



FIG. 6 is a perspective view of the substrate with iron catalysts having been formed on the second insulating layer;



FIG. 7 is a perspective view of the silicon substrate with carbon nanotubes having been grown from the iron catalysts;



FIG. 8 is a perspective view of the substrate with source and drain conductors having been formed at the ends of the carbon nanotubes;



FIG. 9 is a perspective view of the substrate with a third insulating layer having been formed over the source and drain conductors and the carbon nanotubes;



FIG. 10 is a perspective view of the multi-carbon nanotube double gate transistor;



FIG. 11 is a cross sectional side view on 11-11 in FIG. 10 of the multi-carbon nanotube double gate transistor;



FIG. 12 is a cross sectional side view on 12-12 in FIG. 10 of the multi-carbon nanotube double gate transistor;



FIG. 13 is a perspective view of a multi-carbon nanotube triple gate transistor;



FIG. 14 is a cross sectional side view on 14-14 in FIG. 13 of the multi-carbon nanotube triple gate transistor; and



FIG. 15 is a cross sectional side view on 15-15 in FIG. 13 of the multi-carbon nanotube triple gate transistor.





DETAILED DESCRIPTION


FIG. 1 to FIG. 15 of the accompanying drawings illustrate two embodiments of a semiconductor transistor. The channel portion of the transistor includes carbon nanotubes formed on top of an insulator, insulating layer, or gate dielectric which covers a local bottom gate. Source and drain conductors are located at ends of the carbon nanotubes. Another insulator surrounds a portion of the carbon nanotubes with a substantially uniform thickness. A local top gate is located between the source and drain conductors over the carbon nanotubes. Lower portions of the local top gate are positioned between the carbon nanotubes as the local top gate forms pi-gates or “wraparound” gates around each carbon nanotube.



FIG. 1 illustrates a multi-carbon nanotube double gate transistor 20. The multi-carbon nanotube double gate transistor 20 includes a silicon substrate 22, a first insulating layer 24, a local bottom gate 26, a second insulating layer 28, a source conductor 30, a drain conductor 32, a third insulating layer 34, and a local top gate 36.



FIG. 2 illustrates the silicon substrate 22. The silicon substrate 22 is made of monocrystalline silicon has a thickness 38 of 75 microns and an upper surface 40.



FIG. 3 illustrates the substrate 22 with the first insulating layer 24, or gate dielectric thereon. The first insulating layer 24 is made of silicon oxide has a thickness 42 of 100 nanometers and an upper surface 44. The first insulating layer 24 is formed on the upper surface 40 of the silicon substrate 22 by chemical vapor deposition (CVD).



FIG. 4 illustrates the substrate 22 with the local bottom gate 26, or gate electrode, formed on top of the first insulating layer 24. The local bottom gate 26 has a length 46 of 1000 nanometers and a thickness 48 of 250 nanometers and is made of tungsten. The local bottom gate 26 is formed by CVD on a central region of the upper surface 44 of the first insulating layer 24 leaving exposed portions 50 of the upper surface 44 of the first insulting layer 24.



FIG. 5 illustrates the substrate 22 with the second insulating layer 28, or gate dielectric, over and adjacent to the local bottom gate 26. The second insulating layer 28 is made of zirconium oxide and has a maximum thickness 52 of 300 nanometers over the exposed portions 50 of the upper surface 44 of the first insulating layer 24. The second insulating layer 28 has an upper surface 54 with a source portion 56 and a drain portion 58. The source portion 56 and the drain portion 58 are at laterally opposing sides of the local bottom gate 26.



FIG. 6 illustrates the substrate 22 with iron catalysts 60 deposited on the second insulating layer 28. The iron catalysts 60 are located on the drain potion 58 of the upper surface 54 of the second insulating layer 28. The catalysts 60 are deposited over a layer of photoresist having small holes in it, which is temporarily formed on the second insulating layer 28. The catalysts 60 settle into the holes and remain on the second insulating layer 28 when the photoresist layer is removed. Each catalyst consists of a single nanoparticle of iron.



FIG. 7 illustrates the substrate 22 with single walled semiconducting carbon nanotubes 62 grown on the upper surface 54 of the second insulating layer 28. The carbon nanotubes 62 are cylindrical with curved outer surfaces 64 having diameters 66 of between 1 and 2 nanometers, lengths 68 between 500 and 1,000 nanometers, and have primary elongate axes 70. Each carbon nanotube 62 include a source end 72, a drain end 74, and a channel portion 76 which is between the source end 72 and the drain end 74. The carbon nanotubes 62 are grown from and chemically bonded to the iron catalysts 60 by CVD. The carbon nanotubes 62 extend from the drain portion 58 of the upper surface 54 of the second insulating layer 28 to the source portion 56. The elongate axes 70 are parallel to each other and the upper surface 40 of the substrate 22. The parallel orientation can be achieved by applying an electric field during the growing process.



FIG. 8 illustrates the substrate 22 with the source 30 and drain 32 conductors formed on the second insulating layer 28. The source 30 and drain 32 conductors have thicknesses 78 of 300 nanometers, are made of a mixture of titanium and aluminum, and have a distance between them of 800 nanometers. The source 30 and drain 32 conductors are formed by CVD. The source conductor 30 is on the source portion 56 of the upper surface 54 of the second insulating layer 28 and over the source ends 72 of the carbon nanotubes 62. The drain conductor 32 is on the drain portion 58 of the upper surface 54 of the second insulating layer 28 and over the drain ends 74 of the carbon nanotubes 62. The channel portions 76 of the carbon nanotubes 62 are not covered by the source 30 and drain 32 conductors.



FIG. 9 illustrates the substrate 22 with the third insulating layer 34, or gate dielectric, formed over the source 30 and drain 32 conductors. The third insulating layer 34 is formed by CVD over the source 30 and drain conductors 32 and channel portions 76 of the carbon nanotubes 62. The third insulating layer 34 is made of zirconium oxide and has a substantially uniform thickness 80 of 1-5 nanometers. The third insulating layer 34 has conformed to the curved outer surfaces 64 of the carbon nanotubes 62 and now has curved portions 82 and depressions 84 between the curved the portions 82 over the channel portions 76 of the carbon nanotubes 62. The third insulating layer 34 has an upper surface 86 and a trench 88 that extends between the source 30 and drain 32 conductors over the channel portions 76 of the carbon nanotubes 62.



FIG. 10 illustrates the substrate 22 with the local top gate 36, or gate electrode, formed on the third insulating layer 34. The local top gate 36 is made of aluminum and has a thickness 90 of 300 nanometers. The local top gate 36 has been formed by CVD into the trench 88 of the upper surface 86 of the third insulating layer 34, over the channel portions 76 and source 72 and drain 74 ends of the carbon nanotubes 62, partially over the source 30 and drain 32 conductors, and adjacent to the third insulating layer 34 to complete the multi-carbon nanotube double gate transistor 20.



FIG. 11 illustrates the multi-carbon nanotube double gate transistor 20. The local top gate 36 has been connected to a first electric terminal 92 and the local bottom gate 26 has been connected to a separate second electric terminal 94. The local top gate 36 and the local bottom gate 26 are separated by the second and third insulating layers 28 and 34. The local top gate 36 has formed to match the curved portions 82 and depressions 84 of the upper surface 86 of the third insulating layer 34. Lower portions 96 of the local top gate 36 extend downward between the carbon nanotubes 62. The third insulating layer 34 and the local top gate 36 are at a uniform distance to each of the carbon nanotubes 62. The local top gate 36 has formed multi-angle pi-gates 98, or “wraparound” gates, around each of the carbon nanotubes 62. Each pi-gate 98 wraps around approximately 75 percent its respective carbon nanotube 62.



FIG. 12 illustrates the multi-carbon nanotube double gate transistor 20. The carbon nanotubes 62 interconnect the source 30 and drain 32 conductors. The source 30 and drain 32 conductors have been formed over the respective source 72 and drain 74 ends of the carbon nanotubes 62. The local top gate 36 is positioned over the channel portions 76 and source 72 and drain 74 ends of the carbon nanotubes 62. The local bottom gate 26 is positioned beneath the local top gate 36 beneath the channel portions 76 of the carbon nanotubes 62.


Is use, a primary voltage is applied across the source 30 and drain 32 conductors at all times. The insulating layers separate the source 30 and drain 32 conductors from the local top 36 and bottom 26 gates. Thus, no current conducts through the carbon nanotubes 62 from the source 30 to the drain 32 conductor if no voltage is applied to the local top 36 and bottom gates 26, and the transistor is “off” because no current conducts from the source conductor 30 to the drain conductor 32 since the carbon nanotubes 62 are not conductive.


When a voltage is applied to the local top 36 and bottom 26 gates, the carbon nanotubes 62 act as conductors and a “channel” of the transistor due to the semiconducting properties of the carbon nanotubes 62. Thus, the transistor is “on” because current conducts from the source conductor 30 through the channel to the drain conductor 32 as the source 30 and drain 32 conductors are electrically coupled. The pi-gates 98 formed by the local top gate 36 act as multi-gates around each of the carbon nanotubes 62.


One advantage is that the use of multiple gates increases gate capacitance. The use of the pi-gates around each of the carbon nanotube channels even further increases gate capacitance while utilizing conventional planar fabrication tools. Another advantage is that electron transport and electron mobility through the channel are improved.



FIG. 13 illustrates a multi-carbon nanotube triple gate transistor 100. The multi-carbon nanotube quadruple gate transistor 100 includes a silicon substrate 102, a first insulating layer 104, a first local bottom gate 106, a second local bottom gate 108, a second insulating layer 110, a source conductor 112, a drain conductor 114, a third insulating layer 116, and a local top gate 118.



FIG. 14 illustrates the multi-carbon nanotube triple gate transistor 100. The local top gate 118 has been connected to a first electric terminal 120 and the first local bottom gate 106 has been connected to a separate second terminal 122, and similarly, the second local bottom gate is connected to a third electric terminal. The local top gate 118 and the local bottom gates are separated by the second and third insulating layers 110 and 116. The local top gate 118 has formed to match the curved portions 82 and depressions 84 of the third insulating layer 116. The local top gate 118 has lower portions 124 extending downward between the carbon nanotubes 62. The third insulating layer 116 and the local top gate 118 are at a uniform distance to each of the carbon nanotubes 62. The local top gate 118 has formed multi-angle pi-gates 98, or “wraparound” gates, around each of the carbon nanotubes 62. Each pi-gate 98 wraps around approximately 75 percent of its respective carbon nanotube 62.



FIG. 15 illustrates the multi-carbon nanotube triple gate transistor 100. The local top gate 118 is connected to the first electric terminal 120. The source conductor 112 has been formed over the source ends 72 of the carbon nanotubes 62 and the drain conductor 114 has been formed over the drain ends 74 of the carbon nanotubes 62. The local top gate 118 lies above the channel portions 76 and the source 72 and drain 74 ends of the carbon nanotubes 62. The first local bottom gate 106 and the second local bottom gate 108 lie beneath the channel portions 76 and the source 72 and drain 74 ends of the carbon nanotubes 62 and are electrically disconnected. The local top gate 118 directly opposes the first local bottom gate 106 and the second local bottom gate 108.


Is use, a primary voltage is applied across the source 112 and drain 114 conductors at all times. The insulating layers separate the source 112 and drain 114 conductors from the local top and bottom gates. Thus, no current conducts through the carbon nanotubes 62 from the source 112 to the drain 114 conductor if no voltage is applied to the local top and bottom gates, and the transistor is “off” because no current conducts from the source conductor 112 to the drain conductor 114 since the carbon nanotubes 62 are not conductive.


When a first voltage is applied to the local top gate 118 the carbon nanotubes 62 act as conductors due to the semiconducting properties of the carbon nanotubes 62. Similarly, when a second voltage is applied to the first local bottom gate 106, portions of the carbon nanotubes 62 above the first local bottom gate 106 act as conductors, and when a third voltage is applied to the second local bottom gate 108, portions of the carbon nanotubes above the second local bottom gate 108 act as conductors. The local bottom gates are connected to different electric terminals so that the portions of the carbon nanotubes 62 between the respective local bottom gates and the local top gate 118 can be controlled separately.


When the first voltage is applied, or both the second and third voltages are applied at the same time, the transistor is “on” because current conducts from the source conductor 112 through the channel to the drain conductor 114 as the source 112 and drain 114 conductors are electrically coupled. The pi-gates 98 formed by the local top gate 118 act as multi-gates around each of the carbon nanotubes 62.


One advantage is that the use of multiple gates increases gate capacitance. The use of the pi-gates around each of the carbon nanotube channels even further increases gate capacitance while utilizing conventional planar fabrication tools. Another advantage is that electron transport and electron mobility through the channel are improved. A further advantage is that different segments of the carbon nanotube can be controlled at different times to improve the performance and realize more functions of the transistor.


Other embodiments of the invention may use different configurations of the carbon nanotubes such as having the carbon nanotubes stacked in a column with the elongate axes still being parallel to each other and the substrate. The pi-gates may surround a different percentage of the carbon nanotubes. If the local top gate includes the pi-gates, a bottom gate may not be needed. Other types of gates not utilizing the pi-gates may be used including double gates, vertical double gates, planar multi-gates, vertical triple gates which may or may not include a bottom gate, and quadruple gates which may include a plurality of local top and bottom gates being electrically disconnected from one another. The quadruple gate embodiment may have the gates arranged in pairs with each gate in a pair opposing the other. A single carbon nanotube may be used as the transistor channel. The insulating layers, or gate dielectric portions, may be made of different materials such as aluminum oxide and tantalum oxide. The semiconducting carbon nanotubes need not be grown but may be positioned on the substrate, and the source and drain conductors may be formed over the respective source and drain ends. Different catalysts may be used to grow the carbon nanotubes such as cobalt, nickel, rhodium platinum, nickel yttrium, or any combination thereof. The source and drain conductors as well as the gates, or gate electrodes, can be made of various materials such as titanium, copper, gold, tungsten, or combination thereof. Alternative techniques can be used to grow the carbon nanotubes including discharge between carbon electrodes, laser vaporation of carbon, thermal decomposition of hydrocarbons such as acetylene, methane, ethane, and plasma enhanced chemical vapor deposition (PECVD).


While certain exemplary embodiments have been described and shown in the accompanying drawings, it is to be understood that such embodiments are merely illustrative and not restrictive of the current invention, and that this invention is not restricted to the specific constructions and arrangements shown and described since modifications may occur to those ordinarily skilled in the art.

Claims
  • 1. A method for constructing a semiconductor transistor, comprising: forming a local bottom gate electrode on a substrate;forming a first insulating layer on the bottom gate electrode;depositing an iron catalyst on the first insulating layer;growing a semiconducting carbon nanotube from the iron catalyst such that the carbon nanotube is chemically bonded to the iron catalyst and is located on the first insulating layer over the local bottom gate electrode, the semiconducting carbon nanotube having an elongate axis, source and drain ends, and a channel portion between the source and drain ends;forming source and drain conductors over the respective source and drain ends of the semiconducting carbon nanotube;forming a second insulating layer on the source and drain conductors and the channel portion of the semiconducting carbon nanotube; andforming a local top gate electrode over the channel portion of the semiconducting carbon nanotube, the local top gate electrode, in at least one cross-section transverse to the elongate axis of the semiconducting carbon nanotube, being electronically disconnected from the local bottom gate electrode, the local bottom gate electrode and the local top gate electrode being located such that when a voltage is applied to the local top and bottom gate electrodes, the source and drain conductors are electrically coupled through the semiconducting carbon nanotube.
  • 2. The method of claim 1, wherein the first and second insulating layers comprise zirconium oxide.
  • 3. The method of claim 1, wherein an electric field is applied to the semiconducting carbon nanotube as it is being grown.
  • 4. A method for constructing a semiconductor transistor, comprising: forming a local bottom gate electrode on a substrate;forming an insulating layer on the bottom gate electrode;positioning a semiconducting carbon nanotube on the insulating layer over the local bottom gate electrode, the semiconducting carbon nanotube having an elongate axis, source and drain ends, and a channel portion between the source and drain ends;forming source and drain conductors over the respective source and drain ends of the semiconducting carbon nanotube;forming a gate dielectric on the source and drain conductors and the channel portion of the semiconducting carbon nanotube; andforming a local top gate electrode over the channel portion of the semiconducting carbon nanotube, the local top gate electrode, in at least one cross-section transverse to the elongate axis of the semiconducting carbon nanotube, being electronically disconnected from the local bottom gate electrode, the local bottom gate electrode and the local top gate electrode being located such that when a voltage is applied to the local top and bottom gate electrodes, the source and drain conductors electrically coupled through the semiconducting carbon nanotube,wherein the semiconducting carbon nanotube has a curved outer surface, the gate dielectric being adjacent to the curved outer surface of the semiconducting nanotube, only a portion of the gate dielectric having a curved outer gate dielectric surface.
  • 5. The method of claim 4, wherein the portion of the gate dielectric with the curved outer gate dielectric surface has a substantially uniform thickness.
CROSS-REFERENCE TO RELATED APPLICATIONS

This is a Divisional Application of Ser. No. 10/402,780 filed Mar. 28, 2003, now U.S. Pat. No. 6,972,467 which is presently. This is a continuation-in-part of prior U.S. patent application Ser. No. 10/227,068, filed on Aug. 23, 2002.

US Referenced Citations (92)
Number Name Date Kind
4906589 Chao Mar 1990 A
5124777 Lee et al. Jun 1992 A
5338959 Kim et al. Aug 1994 A
5346839 Sundaresan Sep 1994 A
5466621 Hisamoto et al. Nov 1995 A
5545586 Koh Aug 1996 A
5563077 Ha et al. Oct 1996 A
5578513 Maegawa Nov 1996 A
5658806 Lin et al. Aug 1997 A
5701016 Burroughs et al. Dec 1997 A
5716879 Choi et al. Feb 1998 A
5793088 Choi et al. Aug 1998 A
5827769 Aminzadeh et al. Oct 1998 A
5888309 Yu Mar 1999 A
5905285 Gardner et al. May 1999 A
6163053 Kawashima Dec 2000 A
6252284 Muller et al. Jun 2001 B1
6307235 Forbes et al. Oct 2001 B1
6376317 Forbes et al. Apr 2002 B1
6383882 Lee et al. May 2002 B1
6396108 Krivokapic et al. May 2002 B1
6407442 Inoue et al. Jun 2002 B2
6413802 Hu et al. Jul 2002 B1
6413877 Annapragada Jul 2002 B1
6475869 Yu Nov 2002 B1
6475890 Yu Nov 2002 B1
6483156 Adkisson et al. Nov 2002 B1
6515339 Shin et al. Feb 2003 B2
6525403 Inaba et al. Feb 2003 B2
6562665 Yu May 2003 B1
6611029 Ahmed et al. Aug 2003 B1
6635909 Clark et al. Oct 2003 B2
6645797 Buynoski et al. Nov 2003 B1
6680240 Maszara Jan 2004 B1
6706571 Yu et al. Mar 2004 B1
6709982 Buynoski et al. Mar 2004 B1
6713396 Anthony Mar 2004 B2
6716684 Krivokapic et al. Apr 2004 B1
6716690 Wang et al. Apr 2004 B1
6730964 Horiuchi May 2004 B2
6756657 Zhang et al. Jun 2004 B1
6764884 Yu et al. Jul 2004 B1
6790733 Natzle et al. Sep 2004 B1
6794313 Chang Sep 2004 B1
6835618 Dakshina-Murthy et al. Dec 2004 B1
6858478 Chau et al. Feb 2005 B2
6884154 Mizushima et al. Apr 2005 B2
6921982 Joshi et al. Jul 2005 B2
20020011612 Hieda Jan 2002 A1
20020036290 Inaba et al. Mar 2002 A1
20020081794 Ito Jun 2002 A1
20020166838 Nagarajan Nov 2002 A1
20020167007 Yamazaki et al. Nov 2002 A1
20030057486 Gambino et al. Mar 2003 A1
20030085194 Hopkins, Jr. May 2003 A1
20030098488 O'Keeffe et al. May 2003 A1
20030102497 Fried et al. Jun 2003 A1
20030111686 Nowak Jun 2003 A1
20030122186 Sekigawa et al. Jul 2003 A1
20030143791 Cheong et al. Jul 2003 A1
20030151077 Mathew et al. Aug 2003 A1
20030186167 Johnson, Jr. et al. Oct 2003 A1
20030201458 Clark et al. Oct 2003 A1
20030227036 Sugiyama et al. Dec 2003 A1
20040031979 Lochtefeld et al. Feb 2004 A1
20040036118 Adadeer et al. Feb 2004 A1
20040036127 Chau et al. Feb 2004 A1
20040070020 Fujiwara et al. Apr 2004 A1
20040092062 Ahmed et al. May 2004 A1
20040092067 Hanafi et al. May 2004 A1
20040094807 Chau et al. May 2004 A1
20040110097 Ahmed et al. Jun 2004 A1
20040119100 Nowak et al. Jun 2004 A1
20040126975 Ahmed et al. Jul 2004 A1
20040166642 Chen et al. Aug 2004 A1
20040180491 Arai et al. Sep 2004 A1
20040191980 Rios et al. Sep 2004 A1
20040195624 Liu et al. Oct 2004 A1
20040198003 Yeo et al. Oct 2004 A1
20040219780 Ohuchi Nov 2004 A1
20040227187 Cheng et al. Nov 2004 A1
20040238887 Nihey Dec 2004 A1
20040256647 Lee et al. Dec 2004 A1
20040262683 Bohr et al. Dec 2004 A1
20040262699 Rios et al. Dec 2004 A1
20050035415 Yeo et al. Feb 2005 A1
20050118790 Lee et al. Jun 2005 A1
20050127362 Zhang et al. Jun 2005 A1
20050145941 Bedell et al. Jul 2005 A1
20050156171 Brask et al. Jul 2005 A1
20050224797 Ko et al. Oct 2005 A1
20050224800 Lindert Oct 2005 A1
Foreign Referenced Citations (7)
Number Date Country
0 623963 Nov 1994 EP
1 202 335 May 2002 EP
1 566 844 Aug 2005 EP
06177089 Jun 1994 JP
2003-298051 Oct 2003 JP
WO 0243151 May 2002 WO
WO 2004059726 Jul 2004 WO
Related Publications (1)
Number Date Country
20070281409 A1 Dec 2007 US
Divisions (1)
Number Date Country
Parent 10402780 Mar 2003 US
Child 11215559 US
Continuation in Parts (1)
Number Date Country
Parent 10227068 Aug 2002 US
Child 10402780 US