1. Field of the Invention
The present invention relates generally to integrated circuit internal package interconnects, and more particularly, to a methodology and multi-layer substrate that has improved signal integrity and impedance matching.
2. Description of Related Art
High-density interconnect schemes for processor packages, as well as other very-large-scale integrated (VLSI) circuits typically use a large number of circuit layers to connect one or more dies to electrical terminals disposed on one or more surfaces of the package, as well as to interconnect multiple dies in multi-die packages.
A typical stack-up for a present-day VLSI circuit substrate is fabricated in very thin layers on one or both sides of a rigid core that provides stiffness and stability to integrated circuit substrates, which may then be encapsulated after dies are attached. The core typically includes pass-through vias that have a larger diameter than the vias used between the thin circuit layers and that pass between thin insulating layers. For example, in a substrate having a core 800 μm thick, the diameter of the through vias may be 500 μm in diameter, while the outer layer interconnects may have vias only 50 μm in diameter. The reason for the larger diameter holes through the core is the relative thickness of the core, which makes reliable fabrication and resin/conductive filling of the vias more difficult than for vias between the thin insulating layers in the outer circuit layers that are laminated on the core.
Since the interconnect routing density directly determines the required size of the final package, routing resources are critical in an integrated circuit package and space is at a premium. However, for critical signal paths such as clock and high-speed logic signal distribution, transmission lines must be maintained throughout the signal path in order to prevent signal degradation. Therefore, a reference voltage plane (e.g., ground) metal layer is provided on the surface of the core, with voids around the via and interconnect areas at the surface(s) of the core so that a transmission line is provided for the next signal layer above/below the core surface metal layer(s). As a result, signal path conductors must be routed around the large diameter vias passing through the core which are not connected to the metal layer. Further, the signal path conductors must also be routed away from discontinuities in the metal layers(s) caused by the voids through which the vias pass, since the lack of reference voltage plane metal will cause a change in impedance of the transmission line. Therefore, the number of signal routing channels is severely limited by the presence of the large-diameter vias that extend through the core that provide signal paths, and the large-diameter vias that provide voltage planes other than the voltage plane connected to the core surface metal layer.
It is therefore desirable to provide a multi-layer integrated circuit, substrate and method that maintain signal integrity and impedance matching in an integrated circuit package while providing an increased amount of signal routing channels.
The objective of improving signal integrity and impedance matching in a multi-layer integrated circuit substrate is provided in an integrated circuit substrate, and methods for making and designing the integrated circuit substrate.
The substrate includes a core having large diameter vias and at least one signal layer having signal conductors having a width substantially smaller than the diameter of the large diameter vias. The signal conductors are connected to large diameter vias by a small diameter portion passing through a first insulating layer disposed between the core and a transmission line reference plane metal layer, and a second insulating layer disposed between the transmission line reference plane metal layer and the signal layer.
The transmission line reference plane metal layer defines voids having an area larger than the area of signal-bearing large diameter vias, so that the presence of the transmission line reference plane metal layer does not cause substantial insertion capacitance with respect to critical signals. Metal is provided in the transmission line reference plane metal layer over large diameter vias that connect to power distribution (e.g., VDD and ground), other voltage planes such as reference voltages/returns, and non-critical signal paths resulting in improved transmission line impedance profile and an increased number of routing channels available above the transmission line reference plane metal layer.
The foregoing and other objectives, features, and advantages of the invention will be apparent from the following, more particular, description of the preferred embodiment of the invention, as illustrated in the accompanying drawings.
The novel features believed characteristic of the invention are set forth in the appended claims. The invention itself, however, as well as a preferred mode of use, further objectives, and advantages thereof, will best be understood by reference to the following detailed description of an illustrative embodiment when read in conjunction with the accompanying drawings, wherein like reference numerals indicate like components, and:
The present invention concerns integrated circuit package substrates and methods of designing and making the substrates that solve impedance matching and isolation problems associated with prior art substrates. Referring now to
Referring now to
Reference plane RFP 32B, which corresponds to the voltage plane to which transmission line reference plane metal layer 37 is connected, has a stub 34B connecting to transmission line reference plane metal layer 37 through a small via 36B. Blind vias connected to transmission line reference plane metal layer 37 can further be used in connections to signal path layers added above the layer containing signal conductors 38, to provide electrical connection to the particular voltage plane connected to transmission line reference plane metal layer 37, if needed. Therefore, no void is needed in transmission line reference plane metal layer 37 above reference plane RFP 32B. Other voltage plane RFPs 32C will generally require formation of vias 36C extending to other layers above transmission line reference plane metal layer 37 from stubs 34C. Small-diameter voids 33A provide connection to other voltage plane RFPs 32C and extend only above the ends of stubs 34C, for signal routing channels above transmission line reference plane metal layer 37 above the top ends (and beneath the bottom ends for layers applied beneath core 30, not specifically shown) of other voltage plane RFPs 32C. Thus, in contrast to the substrate of
Referring now to
Referring now to
Referring now to
Referring now to
Referring now to
The design methods generally identify the locations of signal bearing vias and generate a mask design for a transmission line reference plane metal layer that includes voids around the profile of the signal-bearing vias so that capacitive coupling between the ends of the signal-bearing vias and the transmission line reference plane metal layer is substantially reduced.
While the invention has been particularly shown and described with reference to the preferred embodiment thereof, it will be understood by those skilled in the art that the foregoing and other changes in form, and details may be made therein without departing from the spirit and scope of the invention.
The present U.S. Patent Application is a Division of U.S. patent application Ser. No. 12/579,517, filed on Oct. 15, 2009, which is a Division of U.S. patent application Ser. No. 11/751,786, filed on May 22, 2007 and issued as U.S. Pat. No. 7,646,082 on Jan. 12, 2010.
Number | Name | Date | Kind |
---|---|---|---|
6339197 | Fushie et al. | Jan 2002 | B1 |
6353917 | Muddu et al. | Mar 2002 | B1 |
6506982 | Shigi et al. | Jan 2003 | B1 |
6581195 | Tanaka | Jun 2003 | B2 |
6762489 | Daves et al. | Jul 2004 | B2 |
6769102 | Frank et al. | Jul 2004 | B2 |
6922822 | Frank et al. | Jul 2005 | B2 |
6938336 | Ito et al. | Sep 2005 | B2 |
6993739 | Becker et al. | Jan 2006 | B2 |
7017128 | Audet et al. | Mar 2006 | B2 |
7045719 | Alexander et al. | May 2006 | B1 |
7084355 | Kosaka et al. | Aug 2006 | B2 |
7129574 | Wu | Oct 2006 | B2 |
7197736 | Saxena et al. | Mar 2007 | B2 |
7240309 | Saito et al. | Jul 2007 | B2 |
7272809 | Becker et al. | Sep 2007 | B2 |
7646082 | Chun et al. | Jan 2010 | B2 |
7765504 | Douriet et al. | Jul 2010 | B2 |
7849427 | Christo et al. | Dec 2010 | B2 |
20040238942 | Chakravorty et al. | Dec 2004 | A1 |
20050017357 | Iida et al. | Jan 2005 | A1 |
20060199390 | Dudnikov et al. | Sep 2006 | A1 |
20090193380 | McElvain et al. | Jul 2009 | A1 |
Entry |
---|
Hubing, et al., “Identifying and Quantifying Print Circuit Board Inductance”, Aug. 1994, IEEE International Symposium on Electromagnetic Compatibility, Symposium Record, pp. 205-208. |
Chen, et al., “Via and Return Path Discontinuity Impact to High Speed Digital Signal Quality”, Oct. 2000, IEEE Conference on Electrical Performance of Electronic Packaging, Digest, pp. 215-218. |
Pak, et al. “Prediction and Verification of Power/Ground Plane Edge Radiation Excited by Through-Hole Signal Via Based on Balanced TLM and Via Coupling Model”, Oct. 2003 IEEE Conference on Electrical Performance of Electronic Packaging, pp. 181-184. |
Notice of Allowance in U.S. Appl. No. 11/751,786, mailed on Aug. 28, 2009, 13 pages (pp. 1-13 in pdf). |
Office Action in U.S. Appl. No. 12/579,517, mailed on Feb. 22, 2013, 13 pages (pp. 1-13 in pdf). |
Notice of Allowance in U.S. Appl. No. 12/579,517, mailed on Aug. 30, 2013, 9 pages (pp. 1-9). |
Number | Date | Country | |
---|---|---|---|
20140080300 A1 | Mar 2014 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 12579517 | Oct 2009 | US |
Child | 14080907 | US | |
Parent | 11751786 | May 2007 | US |
Child | 12579517 | US |