Claims
- 1. A process for forming a multi-chip, multi-layer chip carrier and circuit board structure comprising the steps of;
- a. providing a first chip carrier formed of a first flexible film of dielectric material having a top surface and bottom surface;
- and having at least one I/C chip disposed on said top surface of said first flexible film;
- electrical circuitry on said top surface of said first flexible film connected to said I/C chip;
- a plurality of solder balls disposed on said bottom surface of said first flexible film;
- electrically conducting vias extending from said top surface to said bottom surface interconnecting said circuitry on the top surface with at least some of said solder balls on the bottom surface of said first flexible film;
- b. providing a second chip carrier formed of a second flexible film of dielectric material having a top surface and a bottom surface;
- at least one I/C chip and a plurality of pads disposed on said top surface of said second flexible film;
- electrical circuitry on said top surface of said second flexible film connected to said I/C chip and said pads;
- a plurality of solder balls disposed on the bottom surface of said second flexible film;
- electrically conducting vias extending from said top surface to said bottom surface interconnecting said circuitry on the top surface with at least some of said solder balls on the bottom surface of said second flexible film;
- c. connecting said solder balls of the first chip carrier electrically and mechanically to said pads on the top surface of the second chip carrier;
- d. providing a circuit board formed of a dielectric material having a top surface with a plurality of pads disposed on said top surface, and
- e. connecting said solder balls of said second chip carrier electrically and mechanically to said pads on said top surface of said circuit board.
- 2. The method as defined in claim 1 wherein said solder balls of said second chip carrier are joined to said pads on the top surface of said circuit board by applying a joining material having a melting point lower than said solder balls on said second chip carrier to the pads on said circuit board, and reflowing said joining material.
- 3. The method as defined in claim 2 wherein said joining material is a solder paste.
- 4. The method as defined in claim 1 wherein the vias in each film of dielectric material includes holes having metal plated on the surfaces thereof.
- 5. The method as defined in claim 4 wherein said solder balls of each of said chip carriers are reflowed into said vias.
- 6. The method as defined in claim 1 further characterized by attaching at least one stiffener to one surface of at least one chip carrier.
- 7. The method as defined in claim 6 wherein each stiffener is secured to the top surface of a chip carrier.
- 8. The structure as defined in claim 1 further characterized by securing a heat sink in thermal conducting relationship with at least one of said I/C chips.
- 9. The method as defined in claim 8 wherein each heat sink includes a strip of metal.
- 10. The method as defined in claim 9 wherein each strip of metal is bonded to an I/C chip by a thermally conducting adhesive.
- 11. The method as defined in claim 8 wherein said heat sink is formed by applying a thermal adhesive between at least one I/C chip on said second chip carrier and the second surface of said first chip carrier.
Parent Case Info
This application is a Divisional of 08/653,092, filed May 24, 1996, now U.S. Pat. No. 5,715,144.
US Referenced Citations (15)
Foreign Referenced Citations (5)
Number |
Date |
Country |
274-129 |
Dec 1989 |
DEX |
58-92230 |
Jun 1983 |
JPX |
4-290258 |
Oct 1992 |
JPX |
5-82710 |
Apr 1993 |
JPX |
5-335633 |
Dec 1993 |
JPX |
Divisions (1)
|
Number |
Date |
Country |
Parent |
653092 |
May 1996 |
|