1. Field of the Invention
The invention relates in general to a package structure and a method of manufacturing the same, and more particularly to a package structure having several semi-conductor chips and a method of manufacturing the same.
2. Description of the Related Art
In order to meet the market demand for highly integrated electronic products, the manufacturers are engaged in the development of new consumer electronic products having the features of lightweight, small size and multifunction. To achieve product miniaturization, multifunctional semiconductor devices having complex inner circuits are applied in the limited space of the electronic products. Regarding the packaging process of a semiconductor device, normally a semiconductor chip is bonded onto a substrate, and the pads of the chip are electrically connected to the pads of the substrate correspondingly via wire-bonding process or other electrically connecting processes, so that the semiconductor chip and internal circuits are electrically connected to the outside. However, as the pipelines of the semiconductor chip inside the semiconductor device tends to become more and more complicated, the number of the I/O pads on the chip and the density of the circuits on the substrate increase enormously.
Recently, a method of integrating several semiconductor chips into a single semicondcutor device is provided. The method achieves the integration of several semiconductor chips with different functions in the same package structure, therefore the semiconductor chips can work seamlessly together, and the performance of the semiconductor device increases substantially. Further more, it helps to reduce the number of semiconductor devices applied in electronic products, and the internal space of the electronic products can be utilized more effectively. However, electromagnetic interference is generated during operation of the semiconductor chips. Along with further miniaturization of the semiconductor devices, the interference raises due to the reduction of the distance between the semiconductor chips. In the integrated multifunctional electronic products nowadays, the interference within the semiconductor chips not only degrades the operation quality of the semiconductor devices, but also amplifies the noise of the semiconductor devices, and that the overall quality of the electronic products is lowered.
The invention is directed to a package structure and a method of manufacturing the same. According to the design of the invention, a shielding element is disposed between the chip and the semiconductor device to shield the mutual electromagnetic interference that occurs during the operation of the chip and the semiconductor device. The invention is featured by the advantages of increasing operation stability, reducing the size, improving product quality and saving development cost.
According to the present invention, a package structure including a substrate, a shielding element, a chip, a sealant layer and a semiconductor device is provided. The substrate has a first surface and a second surface opposite to the first surface. The shielding element is disposed on the first surface. The chip is disposed on the shielding element and is electrically connected to the substrate. The sealant layer is disposed on the first surface, and encapsulates the chip and the shielding element. The semiconductor device is disposed on the second surface.
According to the present invention, a package structure including a substrate, a chip, a sealant layer and a semiconductor device is futher provided. The substrate having a first surface and a second surface opposite to the first surface includes a shielding element embedded in the substrate. The first surface has an opening exposing at least a part of the shielding element. The chip is disposed on the shielding element and electrically connected to the substrate. The sealant layer is disposed on the first surface and encapsulates the chip. The semiconductor device is disposed on the second surface.
The invention will become apparent from the following detailed description of the preferred but non-limiting embodiments. The following description is made with reference to the accompanying drawings.
Two embodiments are provided to elaborate the details of the invention. The difference between the two embodiments lies in the disposition of the shielding element in the package structure. However, the two embodiments are used as examples not for limiting the scope of protection of the invention, and are still within the scope of protection defined in the appended claims of the invention. Furthermore, unnecessary elements are omitted in the diagrams of the embodiments to highlight the technical features of the invention.
Referring to both
A method for manufacturing a package structure is disclosed in the present embodiment of the invention. First, a substrate 10 is provided, and a shielding element 30 is disposed on the substrate 10. As indicated in
Next, a chip 50 disposed on the shielding element 30 is electrically connected (in this embodiment is wire-bonded) to the substrate 10, as indicated in
Afterwards, a sealant layer is formed and a solder ball is disposed on the substrate 10. As indicated in
Then, a step of disposing a semiconductor device is performed. As indicated in
Referring to both
Besides as indicated in
In the package structure 100 of the present embodiment of the invention, the shielding element 30 may include one metal layer or several material layers. Referring to
Next, in the present embodiment of the invention, the solder ball 80 includes several materials. Referring to
Besides, in the present embodiment of the invention, the area of the chip 50 is preferably larger than the area of the semiconductor device chip 92, and the area of the shielding element 30 is preferably larger than the area the chip 50 as indicated in
According to the package structure 100 and the method of manufacturing the same disclosed in the first embodiment of the invention, the shielding element 30 is disposed between the chip 50 and the semiconductor device 90, so that the interference between the chip 50 and the semiconductor device 90 is shielded, and that the stability in the operation of the chip 50 and the whole package structure 100 is improved. Besides, the shielding element 30 is composed of a conductive material layer 31 and a non-conductive material layer 33 for example, so that the shielding element 30 is connected to an external ground G. While the non-conductive material layer 33 prevents the chip 50 from electrically connecting to the shielding element 30, the shielding effect is further improved. Furthermore, the solder ball 80 is composed of different materials that have different melting points for maintining the height of the solder ball 80 as reflowing it onto the substrate 10, so that a sufficient space for disposing the semiconductor device 90 under the substrate 10 is assured. As a result, the fabrication quality of the package structure 100 is improved.
Referring to
In the present embodiment of the invention, the substrate 10′ has a first surface 10a′ and a second surface 10b′ opposite to the first surface 10a′. The substrate 10′ includes a shielding element 30′ embedded therein, and has an opening d2 exposing at least a part of the shielding element 30′. The chip 50 disposed on the shielding element 30′ is electrically connected to the substrate 10′. The sealant layer 70′ disposed on the first surface 10a′ encapsulates the chip 50. The semiconductor device 90 is disposed on the 115 second surface 10b′.
Furthermore, the substrate 10′ includes a conductive trace 14. The conductive trace 14 has a first end 14a and a second end 14b. The first end 14a is electrically connected to the shielding element 30′, and the second end 14b is electrically connected to the solder ball 80. That is, in the present embodiment of the invention, the shielding element 30′ is electrically connected to the external ground G via the conductive material 14 and the solder ball 80.
According to the package structure 200 disclosed in the second embodiment of the invention, the shielding element 30′ is embedded in the substrate 10′, so that the height of the package structure 200 is reduced. Because the sealant layer 70′ only needs to encapsulate the chip 50, the material cost for the sealant layer 70′ is then lowered.
According to the package structure and method of manufacturing the same disclosed in the above preferred embodiments of the invention, the shielding element is disposed between the chip and the semiconductor device to prevent the electromagnetic interference occurring when the chip and the semiconductor device operates, hence improve the stability in the operation of the package structure. Besides, the way of embedding the shielding element inside the substrate not only saves the material cost for the sealant layer, but also further reduces the size of the package structure. Furthermore, with the disposition of the solder ball composed of different materials with different melting points, the height of the solder ball is maintained when the solder ball reflows onto the second surface, so that the space for disposing the semiconductor device is reserved, and that the fabrication quality is improved. On the other hand, the package structure disclosed in the embodiments of the invention can be achieved simply by adding a shielding plate between the chip and the semiconductor device in the conventional package structure. The manufacturing process of the package structure disclosed in the embodiments of the invention is compactable with the existing manufacturing process of the package structure, hence the cost for developing a new manufacturing process is saved.
While the invention has been described by way of example and in terms of preferred embodiments, it is to be understood that the invention is not limited thereto. On the contrary, it is intended to cover various modifications and similar arrangements and procedures, and the scope of the appended claims therefore should be accorded the broadest interpretation so as to encompass all such modifications and similar arrangements and procedures.