Claims
- 1. A packaged integrated circuit comprising:
an integrated circuit substrate lying in a substrate plane and having electrical circuitry formed thereon; a package enclosing said integrated circuit substrate and defining first and second planar surfaces generally parallel to said substrate plane; and a plurality of electrical contacts, each connected to said electrical circuitry at said substrate plane, at least some of said plurality of electrical contacts extending onto said first planar surface and at least some of said plurality of electrical contacts extending onto said second planar surface.
- 2. A packaged integrated circuit according to claim 1 and wherein said package is a chip-scale package.
- 3. A packaged integrated circuit according to claim 1 and wherein said package includes at least one portion which is at least partially transparent to visible radiation.
- 4. A packaged integrated circuit according to claim 1 and wherein said package includes at least one portion which is at least partially transparent to infra-red radiation.
- 5. A packaged integrated circuit according to claim 2 and wherein said package includes at least one portion which is at least partially transparent to visible radiation.
- 6. A packaged integrated circuit according to claim 2 and wherein said package includes at least one portion which is at least partially transparent to infra-red radiation.
- 7. A packaged integrated circuit assembly comprising:
a packaged integrated circuit including an integrated circuit substrate lying in a substrate plane and having electrical circuitry formed thereon, a package enclosing said integrated circuit substrate and defining first and second planar surfaces generally parallel to said substrate plane and a plurality of electrical contacts, each connected to said electrical circuitry at least some of said plurality of electrical contacts extending onto said first planar surface and at least some of said plurality of electrical contacts extending onto said second planar surface; and at least one additional electrical circuit element mounted onto and supported by said second planar surface and electrically coupled to at least one of said plurality of electrical contacts extending therealong.
- 8. A packaged integrated circuit assembly according to claim 7 and wherein said at least one additional electrical circuit element comprises an electrical component selected from the group consisting of: passive electrical elements, light generating elements, heat generating elements, light detecting elements, integrated circuits, hybrid circuits, environmental sensors, radiation sensors, micromechanical sensors, mechanical actuators and force sensors.
- 9. A packaged integrated circuit according to claim 7 and wherein said package is a chip-scale package.
- 10. A packaged integrated circuit according to claim 7 and wherein said package includes at least one portion which is at least partially transparent to visible radiation.
- 11. A packaged integrated circuit according to claim 7 and wherein said package includes at least one portion which is at least partially transparent to infra-red radiation.
- 12. A packaged integrated circuit according to claim 9 and wherein said package includes at least one portion which is at least partially transparent to visible radiation.
- 13. A packaged integrated circuit according to claim 9 and wherein said package includes at least one portion which is at least partially transparent to infra-red radiation.
- 14. A method for producing packaged integrated circuits comprising:
producing, on a wafer scale, an integrated circuit substrate lying in a substrate plane and having electrical circuitry formed thereon; providing wafer scale packaging enclosing said integrated circuit substrate and defining first and second planar surfaces generally parallel to said substrate plane; forming on said wafer scale packaging a plurality of electrical contacts, each connected to said electrical circuitry at said substrate plane, at least some of said plurality of electrical contacts extending onto said first planar surface and at least some of said plurality of electrical contacts extending onto said second planar surface; and separating said integrated circuit substrate in said wafer scale packaging into a plurality of individual chip packages.
- 15. A method for producing packaged integrated circuits according to claim 14 and wherein said plurality of individual chip packages are chip scale packages.
- 16. A method according to claim 14 and wherein said package includes at least one portion which is at least partially transparent to visible radiation.
- 17. A method according to claim 14 and wherein said package includes at least one portion which is at least partially transparent to infra-red radiation.
- 18. A method according to claim 15 and wherein said package includes at least one portion which is at least partially transparent to visible radiation.
- 19. A method according to claim 15 and wherein said package includes at least one portion which is at least partially transparent to infra-red radiation.
- 20. A method for producing packaged integrated circuit assemblies, the method comprising:
producing, on a wafer scale, an integrated circuit substrate lying in a substrate plane and having electrical circuitry formed thereon; providing wafer scale packaging enclosing said integrated circuit substrate and defining first and second planar surfaces generally parallel to said substrate plane; forming on said wafer scale packaging a plurality of electrical contacts, each connected to said electrical circuitry, at least some of said plurality of electrical contacts extending onto said first planar surface and at least some of said plurality of electrical contacts extending onto said second planar surface; separating said integrated circuit substrate in said wafer scale packaging into a plurality of individual chip packages; and mounting onto said at second planar surface of at least one of said plurality of individual chip packages, at least one additional electrical circuit element, said at least one additional electrical circuit element being supported by said second planar surface and electrically coupled to at least one of said plurality of electrical contacts extending therealong.
- 21. A method of forming a packaged integrated circuit assembly according to claim 20 and wherein said at least one additional electrical circuit element comprises an electrical component selected from the group consisting of passive electrical elements, light generating elements, heat generating elements, light detecting elements, integrated circuits, hybrid circuits, environmental sensors, radiation sensors, micromechanical sensors, mechanical actuators and force sensors.
- 22. A method for producing packaged integrated circuits according to claim 20 and wherein said plurality of individual chip packages are chip scale packages.
- 23. A packaged integrated circuit according to claim 20 and wherein said package includes at least one portion which is at least partially transparent to visible radiation.
- 24. A packaged integrated circuit according to claim 20 and wherein said package includes at least one portion which is at least partially transparent to infra-red radiation.
- 25. A packaged integrated circuit according to claim 22 and wherein said package includes at least one portion which is at least partially transparent to visible radiation.
- 26. A packaged integrated circuit according to claim 22 and wherein said package includes at least one portion which is at least partially transparent to infra-red radiation.
- 27. A method for producing packaged integrated circuit assemblies, the method comprising:
producing, on a wafer scale, an integrated circuit substrate lying in a substrate plane and having electrical circuitry formed thereon; providing wafer scale packaging enclosing said integrated circuit substrate and defining first and second planar surfaces generally parallel to said substrate plane; forming on said wafer scale packaging a plurality of electrical contacts, each connected to said electrical circuitry, at least some of said plurality of electrical contacts extending onto said first planar surface and at least some of said plurality of electrical contacts extending onto said second planar surface; mounting onto said at second planar surface of said wafer scale packaging, at least one additional electrical circuit element, said at least one additional electrical circuit element being supported by said second planar surface and electrically coupled to at least one of said plurality of electrical contacts extending therealong; and separating said integrated circuit substrate in said wafer scale packaging into a plurality of individual chip packages.
- 28. A method of forming a packaged integrated circuit assembly according to claim 27 and wherein said at least one additional electrical circuit element comprises an electrical component selected from the group consisting of: passive electrical elements, light generating elements, heat generating elements, light detecting elements, integrated circuits, hybrid circuits, environmental sensors, radiation sensors, micromechanical sensors, mechanical actuators and force sensors.
- 29. A method for producing packaged integrated circuits according to claim 27 and wherein said plurality of individual chip packages are chip scale packages.
- 30. A packaged integrated circuit according to claim 27 and wherein said package includes at least one portion which is at least partially transparent to visible radiation.
- 31. A packaged integrated circuit according to claim 27 and wherein said package includes at least one portion which is at least partially transparent to infra-red radiation.
- 32. A packaged integrated circuit according to claim 29 and wherein said package includes at least one portion which is at least partially transparent to visible radiation.
- 33. A packaged integrated circuit according to claim 29 and wherein said package includes at least one portion which is at least partially transparent to infra-red radiation.
Priority Claims (2)
Number |
Date |
Country |
Kind |
123207 |
Feb 1998 |
IL |
|
PCT/IL00/00071 |
Feb 1999 |
IL |
|
REFERENCE TO RELATED APPLICATIONS
[0001] This application is a continuation-in-part of assignee's pending application U.S. patent application Ser. No. 09/601,895, filed Aug. 4, 2000 and entitled “Integrated Circuit Device”.
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
09601895 |
Sep 2000 |
US |
Child |
09758906 |
Jan 2001 |
US |