Number | Date | Country | Kind |
---|---|---|---|
123207 | Feb 1998 | IL | |
PCT/IL00/00071 | Feb 1999 | WO |
This application is a continuation-in-part of assignee's pending application U.S. patent application Ser. No. 09/601,895, filed Sep. 22, 2000 and entitled “Integrated Circuit Device”.
Number | Name | Date | Kind |
---|---|---|---|
4551629 | Carson et al. | Nov 1985 | A |
4764846 | Go | Aug 1988 | A |
4794092 | Solomon | Dec 1988 | A |
4862249 | Carlson | Aug 1989 | A |
4984358 | Nelson | Jan 1991 | A |
5104820 | Go, deceased et al. | Apr 1992 | A |
5126286 | Chance | Jun 1992 | A |
5266833 | Capps | Nov 1993 | A |
5500540 | Jewell et al. | Mar 1996 | A |
5546654 | Wojnarowski et al. | Aug 1996 | A |
5567657 | Wojnarowski et al. | Oct 1996 | A |
5612570 | Eide et al. | Mar 1997 | A |
5657206 | Pedersen et al. | Aug 1997 | A |
5661087 | Pedersen et al. | Aug 1997 | A |
5675180 | Pedersen et al. | Oct 1997 | A |
5703400 | Wojnarowski et al. | Dec 1997 | A |
5814894 | Igarashi et al. | Sep 1998 | A |
5817541 | Averkiou et al. | Oct 1998 | A |
5837566 | Pedersen et al. | Nov 1998 | A |
5849623 | Wojnarowski et al. | Dec 1998 | A |
5857858 | Gorowitz et al. | Jan 1999 | A |
5859475 | Freyman et al. | Jan 1999 | A |
5869353 | Levy et al. | Feb 1999 | A |
5888884 | Wojnarowski | Mar 1999 | A |
5891761 | Vindasius et al. | Apr 1999 | A |
5900674 | Wojnarowski et al. | May 1999 | A |
5909052 | Ohta et al. | Jun 1999 | A |
5938452 | Wojnarowski | Aug 1999 | A |
5952712 | Ikuina et al. | Sep 1999 | A |
5965933 | Young et al. | Oct 1999 | A |
5985695 | Freyman et al. | Nov 1999 | A |
5993981 | Askinazi et al. | Nov 1999 | A |
6002163 | Wojnarowski | Dec 1999 | A |
6020217 | Kuisi et al. | Feb 2000 | A |
6046410 | Wojnarowski et al. | Apr 2000 | A |
6072236 | Akram et al. | Jun 2000 | A |
6080596 | Vintasius et al. | Jun 2000 | A |
6092280 | Wojnarowski | Jul 2000 | A |
6098278 | Vindasius et al. | Aug 2000 | A |
6124637 | Freyman et al. | Sep 2000 | A |
6134118 | Pedersen et al. | Oct 2000 | A |
Number | Date | Country |
---|---|---|
490739 | Jun 1992 | EP |
63-166710 | Jun 1988 | JP |
WO 8502283 | May 1985 | WO |
WO 8904113 | May 1989 | WO |
WO 9519645 | Jul 1995 | WO |
Entry |
---|
“Three Dimensional Hybrid Wafer Scale Integration Using the GE High Density Interconnect Technology”, by R.J. Wojnarowski, et al., of General Electric Company, Corporate Research & Development, USA, International Conference on Wafer Scale Integration, 1993. |
“M-DENSUS”, Dense-Pac Microsystems, Inc., Semiconductor International, Dec. 1997, p. 50. |
“Introduction to Cubic Memory, Inc.”, Cubic Memory Incorporated, 27 Janis Way, Scotts Valley, CA. 95066, USA. |
“Memory Modules Increase Density”, DensPac Microsystems, Garden Grove, CA, USA, Electronics Packaging and Production, p. 24, Nov. 1994. |
“Four Semiconductor Manufactures Agree to Unified Specifications for Stacked Chip Scale Packages”, Mitsubishi Semiconductors, Mitsubishi Electronics America, Inc., 1050 East Arques Avenue, Sunnyvale, CA, USA. |
“High Density Packaging: The Next Interconnect Challenge”, Semiconductor International, Feb. 2000, pp. 91-100. |
“Front-End 3-D Packaging”, J. Baliga, Semiconductor International, Dec. 1999, p. 52. |
“3-D IC Packaging”, Semiconductor International, p. 20, May 1998. |
“First Three-Chip Staked CSP Developed”, Semiconductor International, Jan. 2000, p. 22. |
“High Density Pixel Detector Module Using Flip Chip and Thin Film Technology” JI. Wolf, P. Gerlach, E. Beyne, M. Topper, L. Dietrich, K.H. Becks, N. Wermes, O. Ehrmann and H. Reichl, International System Packaging Symposium, Jan. 1999, San Diego. |
A. Fan, A. Rahman and R. Reif. “Copper Wafer Bonding”, Electrochemical and Solid-State Letters 2(10) 534-536 (1999). |
Number | Date | Country | |
---|---|---|---|
Parent | 09/601895 | Sep 2000 | US |
Child | 09/758906 | US |