Packaging of integrated circuits with carbon nanotube arrays to enhance heat dissipation through a thermal interface

Information

  • Patent Grant
  • 7847394
  • Patent Number
    7,847,394
  • Date Filed
    Tuesday, December 20, 2005
    18 years ago
  • Date Issued
    Tuesday, December 7, 2010
    13 years ago
Abstract
According to one aspect of the invention, a method of constructing an electronic assembly is provided. A layer of metal is formed on a backside of a semiconductor wafer having integrated formed thereon. Then, a porous layer is formed on the metal layer. A barrier layer of the porous layer at the bottom of the pores is thinned down. Then, a catalyst is deposited at the bottom of the pores. Carbon nanotubes are then grown in the pores. Another layer of metal is then formed over the porous layer and the carbon nanotubes. The semiconductor wafer is then separated into microelectronic dies. The dies are bonded to a semiconductor substrate, a heat spreader is placed on top of the die, and a semiconductor package resulting from such assembly is sealed. A thermal interface is formed on the top of the heat spreader. Then a heat sink is placed on top of the thermal interface.
Description
BACKGROUND OF THE INVENTION

1). Field of the Invention


This invention relates to a method of constructing an electronic assembly and to an electronic assembly which may be made according to the method of the invention.


2). Discussion of Related Art


Integrated circuits are formed on semiconductor wafers. The wafers are then sawed into semiconductor chips also known as microelectronic dies. Each semiconductor chip is then mounted to a package substrate. An integrated circuit within the semiconductor chip can be powered up and data signals can be sent to and received from the integrated circuit via the package substrate.


When the integrated circuit is powered up, heat is generated on the semiconductor chip which could cause destruction of the integrated circuit if the heat is not transferred away. A thermally conductive plate, such as a heat spreader or a heat sink, is often located next to the semiconductor chip. A thermally conductive grease may be located between the semiconductor chip and the thermally conductive plate. The thermally conductive grease contacts the semiconductor chip and the thermally conductive plate on opposing sides and acts as a thermal interface between the semiconductor chip and the thermally conductive plate. Heat can then be transferred from the semiconductor chip through the grease to the thermally conductive plate, from where heat can be transferred to a heat sink or other device and can be convected into the ambient.


The use of grease as a thermal couple is often unsuitable for high power applications. A thermally conductive grease has a relatively low thermal conductivity and thus provides a substantial thermal barrier for heat transferring from the die to the thermally conductive plate. As a result, an insufficient amount of heat is transferred to the heat spreader or heat sink when a large amount of heat is generated on the semiconductor chip.





BRIEF DESCRIPTION OF THE DRAWINGS

The invention is described by way of examples with reference to the accompanying drawings, wherein:



FIG. 1 is a top plan view of a semiconductor wafer including a plurality of integrated circuits formed thereon;



FIG. 2 is a cross-sectional side view of an integrated circuit formed on the wafer;



FIG. 3 is a cross-sectional side view of the integrated circuit with a layer of aluminum having been deposited;



FIG. 4 is a cross-sectional side view of the integrated circuit with a porous layer of aluminum oxide formed on the layer of aluminum;



FIG. 5 is a cross-sectional side view of the integrated circuit with nickel catalysts deposited into the pores;



FIG. 6 is a cross-sectional side view of the integrated circuit with carbon nanotubes deposited into the pores of the aluminum oxide layer;



FIG. 7 is a perspective view of a carbon nanotube;



FIG. 8 is a cross-sectional side view of the integrated circuit flipped over and with a layer of indium formed on the layer of aluminum oxide;



FIG. 9 is a top plan view of a portion of the semiconductor wafer with the integrated circuits separated into microelectronic dies;



FIG. 10 is a cross-sectional side view of a microelectronic die bonded to a semiconductor substrate;



FIG. 11 is a cross-sectional side view of the microelectronic die with a heat spreader bonded to the indium layer;



FIG. 12 is a cross-sectional side view of a semiconductor package including the microelectronic die, the semiconductor substrate, and the heat spreader; and



FIG. 13 is a cross-sectional side view of an electronic assembly including the semiconductor package and a heat sink.





DETAILED DESCRIPTION OF THE INVENTION


FIG. 1 to FIG. 11 of the accompanying drawings illustrate a method of constructing an electronic assembly. A layer of metal is formed on a backside of a semiconductor wafer having integrated formed thereon. Then, a porous layer is formed on the metal layer. A barrier layer of the porous layer at the bottom of the pores is thinned down. Then, a catalyst is deposited at the bottom of the pores. Carbon nanotubes are then grown in the pores. Another layer of metal is then formed over the porous layer and the carbon nanotubes. The semiconductor wafer is then separated into microelectronic dies. The dies are bonded to a semiconductor substrate, a heat spreader is placed on top of the die, and a semiconductor package resulting from such assembly is sealed. A thermal interface is formed on the top of the heat spreader. Then a heat sink is placed on top of the thermal interface.



FIG. 1 illustrates a typical silicon semiconductor wafer 20 on which a plurality of integrated circuits 22 have been formed. FIG. 2 illustrates a portion of the wafer 20 including one of the integrated circuits 22.


The wafer 20 is circular in shape with an outer edge 24 with an indicator 26. The wafer has a diameter 28 of, for example, of 200 mm. The indicator 26 is a notch on the outer edge 24 of the wafer 20. The wafer 20 includes a plurality of integrated circuits 22 arranged in an array of rows and columns.


The integrated circuits 22 are square with sides 30 of, for example, between 12 and 20 mm. The integrated circuits 22 include transistors 32, alternating metal and dielectric layers 34, and contacts 36. The contacts 36 have been attached to the wafer 20 on an adjacent side to the integrated circuit 22. The contacts 36 stand proud of a surface of the wafer 20.


As illustrated in FIG. 3, an aluminum layer 38 is then deposited by chemical vapor deposition onto a side of the wafer 20 opposing the integrated circuit 22. The aluminum layer 38 is on a side of the integrated circuit 22 opposing the contacts 36.


As illustrated in FIG. 4, a porous aluminum oxide layer 40 is then formed on the aluminum layer 38. The porous aluminum oxide can be formed by anodic oxidation of the aluminum layer 38 in acids such as sulfuric acid, phosphoric acid, and oxalic acid in the concentration range of 1-10% at 10-60 V. The aluminum oxide layer 40 includes a plurality of pores 42. A barrier layer of aluminum oxide has been thinned down from ends 44 of the pores 42 adjacent to the aluminum layer 38.


As illustrated in FIG. 5, nickel catalysts 46 are then selectively deposited in the pores 42 of the aluminum oxide layer 40 by cathodic deposition. The cathodic deposition can be performed by using alternating voltage. The nickel is deposited from a solution containing nickel sulfate at 10-50 g/l, boric acid at 10-50 g/l, and sulfuric acid at 2-4 g/l with a pH between 3 and 5 and a cathodic voltage between 10 and 20 V. The nickel catalysts 46 are positioned at the ends 44 of the pores 42.


As illustrated in FIG. 6, carbon nanotubes 48 are then grown on the catalysts 46 inside the pores 42 by selective plasma enhanced chemical vapor deposition and completely fill the pores 42.



FIG. 7 illustrates one of the carbon nanotubes 48. The carbon nanotubes 48 are cylindrical in shape with a height 50 of 5 microns, a diameter 52 of 500 angstroms, and a primary axis 54. The heights are typically between 1 and 10 microns, and the diameters are typically between 10 and 1000 angstroms. The carbon nanotubes 48 are single-walled but may be multi-walled. The carbon nanotubes 48 are grown in the pores 42 such that the primary axis 54 is perpendicular to the sides of the integrated circuit 22. This is achieved by applying an electric field while growing the carbon nanotubes 48.



FIG. 8 illustrates the integrated circuit 22 after the integrated circuit 22 has been flipped over and an indium layer 56 has been added onto the aluminum oxide 40 layer by chemical vapor deposition.


As illustrated in FIG. 9, the semiconductor wafer 20 is then cut between the integrated circuits 22 to form individual singulated microelectronic dies 58.



FIG. 10 illustrates one of the microelectronic dies 58 after being separated from the wafer 20. The microelectronic die 58 has been placed on top of a silicon semiconductor substrate 60. The contacts 36 have been heated to reflow and have bonded to the substrate 60.


As illustrated in FIG. 11, a heat spreader 62 is then positioned on top of the microelectronic die 58. The heat spreader 62 is a thermally conductive member that has a width 64 of 70 mm. Walls 66 extend downward from the heat spreader 62 but do not extend completely to the substrate 60.


As illustrated in FIG. 12, the microelectronic die 58 then completely enclosed within a semiconductor package 68. Heat is applied to the package 68 including the substrate 60, the microelectronic die 58, and the heat spreader 62. Pressure is applied to opposing sides of the substrate 60 and the heat spreader 62. Due to the heat, the aluminum oxide layer 40 and the indium layer 56 have become flexible and the combined thickness of the aluminum oxide layer 40 and the indium layer 42 has decreased slightly. The carbon nanotubes 48 are now embedded in the indium layer 56. Furthermore, the walls 66 of the heat spreader 62 have now moved into contact with the substrate 60 to seal the semiconductor package 68. The carbon nanotubes 48 can also be mechanically connected to the heat spreader 62.


As illustrated in FIG. 13, after the package 68 has been sealed a thermal interface 70 is added to the top of the heat spreader 62. A heat sink 72 is then placed on top of the package 68 to form a complete electronic assembly 74. The heat sink 72 is a thermally conductive member having a base portion 76 and heat sink fins 78. The heat sink 72 has a rectangular cross-section a width 80 of 140 mm.


In use, power is supplied to the integrated circuit 22. The transistors 32 begin to heat up as current conducts through a substrate that remains of the original wafer (see reference numeral 20 in FIG. 1), the aluminum layer 38, the aluminum oxide layer 40, and the carbon nanotubes 48. Due to the chemical bond between the aluminum and the carbon nanotubes 48, the heat experiences very little thermal resistance as the heat conducts between the aluminum and the carbon nanotubes 48. The carbon nanotubes 48 have an extremely high thermal conductivity and thermally couple the integrated circuit 22 to the heat spreader 62 through the aluminum and the indium layer 56. The thermal resistance is especially low in a direction of the primary axis 54 of the carbon nanotubes 48. The thermal resistance of the electronic assembly 74 is even further reduced if at least 5%, preferably 15% or more, of the aluminum oxide layer 40 is covered with the carbon nanotubes 48. The thermal resistance of the electronic assembly 74 is particularly low if the primary axes 54 of at least 20% of the carbon nanotubes 48 are parallel to each other. The combination of the chemical bond, thermal conductivity of the carbon nanotubes 48, and the orientation of the carbon nanotubes 48 provides the system a very high thermal conductivity. As a result, the heat efficiently conducts from the integrated circuit 22 to the indium layer 56.


Once through the indium layer 56, the heat is conducted to the heat spreader 62 where, due to the width 64 of the heat spreader 62, it quickly dissipates and conducts to the thermal interface 70. After conducting through the thermal interface 70, the heat conducts to the heat sink 72, another thermally conductive member with an increased width 80. The heat conducts through the base portion 76 of the heat sink 72 to the heat sink fins 78. Due to increased surface area created by the fins 78, the heat efficiently convects to the surrounding air.


One advantage is that a thermal interface with a higher thermal conductivity is provided, especially when compared with thermal greases and metallic layers. Another advantage is that the thermal interface has a high mechanical strength. A further advantage is that a chemical bond is provided between the carbon nanotubes and the integrated circuit which promotes transfer of heat. A further advantage is that an improved contact between the integrated circuit and the thermal materials is provided. A further advantage is that a thinner and more uniform thermal interface is provided.


Other embodiments of the invention may use different methods of depositing the catalysts such as electroplating or electoless plating, and different catalysts such as cobalt, iron, rhodium platinum, nickel yttrium, or any combination thereof can be used as well. Alternative techniques can be used to grow the carbon nanotubes including discharge, between carbon electrodes, laser vaporization of carbon, thermal decomposition of hydrocarbons such as acetylene, methane, ethane, and gas phase chemical vapor deposition (CVD) which uses carbon monoxide and metal carbonyls. More than one carbon nanotubes, either single or multi-walled, may be grown in individual pores. The backside metallization of the wafer can also be accomplished by plasma vapor deposition (PVD) or plating, and other metals such as copper, aluminum, nickel, cobalt, gold, germanium, gallium, rubidium, rhodium, platinum, tin, bismuth, tin lead, palladium, or combinations thereof can be used. The heat sink can also be positioned directly on the indium layer and the carbon nanotubes, and the heat spreader need not be used at all.


While certain exemplary embodiments have been described and shown in the accompanying drawings, it is to be understood that such embodiments are merely illustrative and not restrictive of the current invention, and that this invention is not restricted to the specific constructions and arrangements shown and described since modifications may occur to those ordinarily skilled in the art.

Claims
  • 1. An electronic assembly, comprising: a microelectronic die having a die substrate and an integrated circuit on the die substrate;a porous layer on the die substrate, the porous layer having a plurality of pores;a thermally conductive substrate;an indium layer between the porous layer and the thermally conductive substrate; anda plurality of carbon nanotubes in the plurality of pores, the plurality of carbon nanotubes thermally coupling the microelectronic die to the thermally conductive substrate, each of the carbon nanotubes having one end chemically bonded to one of the substrates.
  • 2. The electronic assembly of claim 1, wherein the carbon nanotubes are positioned between the thermally conductive substrate and a side of the die substrate opposing the integrated circuit.
  • 3. The electronic assembly of claim 2, wherein the thermally conductive substrate is a heat spreader which is larger than the microelectronic die.
  • 4. An electronic assembly, comprising: a microelectronic die comprising a die substrate and an integrated circuit, the die substrate having a side opposing the integrated circuit;a porous layer on the die substrate, the porous layer having a plurality of pores;a plurality of carbon nanotubes in the plurality of pores, the carbon nanotubes having first portions, second portions, and primary axes, the first portions being thermally coupled to the side of the die substrate opposing the integrated circuit, at least 20% of the primary axes being substantially parallel with one another;a thermally conductive substrate thermally coupled to the second portions of the carbon nanotubes; andan indium layer between the porous layer and the thermally conductive substrate, the second portions of the carbon nanotubes being embedded in the indium layer.
  • 5. The electronic assembly of claim 4, wherein the carbon nanotubes cover at least 5% of a portion of the side of the die substrate opposing the integrated circuit with an area of at least 1 cm2.
  • 6. The electronic assembly of claim 5, wherein at least 20% of the primary axes are substantially perpendicular to the side of the die substrate opposing the integrated circuit,
  • 7. The electronic assembly of claim 6, wherein the carbon nanotubes are grown on the side of the die substrate opposing the integrated circuit.
Parent Case Info

This is a Divisional application of Ser. No.: 10/357,927 filed Feb. 3, 2003, now U.S. Pat. No. 7,316,061.

US Referenced Citations (74)
Number Name Date Kind
5102824 Neugebauer et al. Apr 1992 A
5316080 Banks et al. May 1994 A
5604037 Ting et al. Feb 1997 A
5780101 Nolan et al. Jul 1998 A
5825624 Arnold et al. Oct 1998 A
5837081 Ting et al. Nov 1998 A
5965267 Nolan et al. Oct 1999 A
5972265 Marra et al. Oct 1999 A
6129901 Moskovits et al. Oct 2000 A
6156256 Kennel Dec 2000 A
6232706 Dai et al. May 2001 B1
6283812 Jin et al. Sep 2001 B1
6303094 Kusunoki et al. Oct 2001 B1
6312303 Yaniv et al. Nov 2001 B1
6325909 Li et al. Dec 2001 B1
6350488 Lee et al. Feb 2002 B1
6361861 Gao et al. Mar 2002 B2
6383923 Brown et al. May 2002 B1
6407922 Eckblad et al. Jun 2002 B1
6420293 Chang et al. Jul 2002 B1
6440761 Choi Aug 2002 B1
6445006 Brandes et al. Sep 2002 B1
6495258 Chen et al. Dec 2002 B1
6504292 Choi et al. Jan 2003 B1
6528020 Dai et al. Mar 2003 B1
6531828 Yaniv et al. Mar 2003 B2
6595906 Smith Jul 2003 B2
6617682 Ma et al. Sep 2003 B1
6628053 Den et al. Sep 2003 B1
6630772 Bower et al. Oct 2003 B1
6651736 Chiu et al. Nov 2003 B2
6667548 O'Connor et al. Dec 2003 B2
6705152 Routkevitch et al. Mar 2004 B2
6737939 Hoppe et al. May 2004 B2
6741019 Filas et al. May 2004 B1
6856016 Searls et al. Feb 2005 B2
6858521 Jin Feb 2005 B2
6891724 De Lorenzo et al. May 2005 B2
6921462 Montgomery et al. Jul 2005 B2
6946597 Sager et al. Sep 2005 B2
6965513 Montgomery et al. Nov 2005 B2
7019391 Tran Mar 2006 B2
7112472 Dubin Sep 2006 B2
7168484 Zhang et al. Jan 2007 B2
7301191 Tombler et al. Nov 2007 B1
7316061 Dubin et al. Jan 2008 B2
7704791 Dubin et al. Apr 2010 B2
20010009693 Lee et al. Jul 2001 A1
20010024633 Lee et al. Sep 2001 A1
20020105071 Mahajan et al. Aug 2002 A1
20020145194 O'Conner et al. Oct 2002 A1
20020158331 Umehara et al. Oct 2002 A1
20020172767 Grigorian et al. Nov 2002 A1
20020197752 Choi Dec 2002 A1
20030064169 Hong et al. Apr 2003 A1
20030117770 Montgomery et al. Jun 2003 A1
20030135971 Liberman et al. Jul 2003 A1
20030143398 Ohki et al. Jul 2003 A1
20030179559 Engelhardt et al. Sep 2003 A1
20030231471 De Lorenzo et al. Dec 2003 A1
20040005736 Searls et al. Jan 2004 A1
20040097635 Fan et al. May 2004 A1
20040118129 Chrysler et al. Jun 2004 A1
20040137730 Kim et al. Jul 2004 A1
20040150100 Dubin et al. Aug 2004 A1
20040188829 Hu et al. Sep 2004 A1
20040265489 Dubin Dec 2004 A1
20040266065 Zhang et al. Dec 2004 A1
20050276093 Harutyunyan Dec 2005 A1
20060054490 Montgomery et al. Mar 2006 A1
20060128137 Furukawa et al. Jun 2006 A1
20060231946 Pan et al. Oct 2006 A1
20070116632 Harutyunyan May 2007 A1
20070137697 Ohki et al. Jun 2007 A1
Foreign Referenced Citations (8)
Number Date Country
0 538 798 Apr 1993 EP
0 689 244 Dec 1995 EP
1 054 036 Apr 2000 EP
1 109 218 Jun 2001 EP
10-2002-0038035 May 2002 KR
WO 0130694 May 2001 WO
WO 0033628 Jun 2001 WO
WO 0192381 Dec 2001 WO
Related Publications (1)
Number Date Country
20060222852 A1 Oct 2006 US
Divisions (1)
Number Date Country
Parent 10357927 Feb 2003 US
Child 11313362 US