Claims
- 1. A method of manufacturing a planar lead-on-chip (LOC) semiconductor package having a plurality of lead-fingers, said plurality of lead-fingers suitable for dissipating heat from said semiconductor package, said method comprising the steps of:
- applying an adhesive layer to an active face of a semiconductor chip, said adhesive layer terminating at a peripheral edge of said semiconductor chip;
- forming a notch in each of said plurality of lead-fingers;
- attaching said plurality of lead-fingers to said adhesive layer having said notch in each of said plurality of lead-fingers positioned directly over said peripheral edge;
- wirebonding said plurality of lead-fingers to said semiconductor chip at a connection strip centered across said active chip face; and
- encapsulating said semiconductor chip and said plurality of lead-fingers in a protective housing, a portion of said lead-fingers projecting from said protective housing.
- 2. A method of manufacturing lead-on-chip (LOC) semiconductor package as recited in claim 1, wherein said adhesive layer is double sided tape.
- 3. A method of manufacturing lead-on-chip (LOC) semiconductor package as recited in claim 1 wherein said step of forming a notch in each of said plurality of lead-fingers is accomplished by half-etching.
- 4. A method of manufacturing lead-on-chip (LOC) semiconductor package as recited in claim 1 wherein said step of forming a notch in each of said plurality of lead-fingers is accomplished by coining.
- 5. A method of manufacturing lead-on-chip (LOC) semiconductor package as recited in claim 1, further comprising the step of routing said plurality of lead-fingers over said adhesive layer in parallel paths to cover a majority portion of said active chip face.
- 6. A method of manufacturing a lead-on-chip (LOC) leadframe having a plurality of lead-fingers, said plurality of lead-fingers suitable for dissipating heat from a semiconductor chip, said method comprising the steps of:
- providing a plurality of lead-fingers;
- forming a notch on a bottom surface of at least one of said plurality of lead-fingers, said notch positioned to fit over a peripheral edge of a semiconductor chip; and
- applying an adhesive tape to said bottom surface of said plurality of lead-fingers to secure lead fingers in a fixed configuration.
- 7. A method of manufacturing lead-on-chip (LOC) leadframe as recited in claim 6 wherein said step of forming a notch on a bottom surface of at least one of said plurality of lead-fingers is accomplished by half-etching.
- 8. A method of manufacturing lead-on-chip (LOC) leadframe as recited in claim 6 wherein said step of forming a notch on a bottom surface of at least one of said plurality of lead-fingers is accomplished by coining.
CROSS REFERENCE TO RELATED APPLICATION
This application is a divisional of application Ser. No. 08/334,478 filed Nov. 4, 1994, now U.S. Pat. No. 5,545,921.
US Referenced Citations (11)
Divisions (1)
|
Number |
Date |
Country |
Parent |
334478 |
Nov 1994 |
|