Claims
- 1. A method for manufacturing at least a layer of material on an integrated circuit, comprising:
exposing a semiconductor substrate treated with a material sensitive to radiation energy to said radiation energy using a first layout having phase shift areas in an opaque field to define a gate length dimension for a transistor having a diffusion region with a first width, the phase shift area having a width equal to the width of the diffusion region plus extension dimensions sufficient to tolerate mask misalignment errors, and exposing the semiconductor substrate treated with a material sensitive to radiation energy to said radiation energy using a second layout having opaque areas to define other structures.
- 2. The method of claim 1, wherein the extension dimensions are defined according to an alignment error design rule.
- 3. A method for manufacturing at least a layer of material on an integrated circuit, comprising:
exposing a semiconductor substrate treated with a material sensitive to radiation energy to said radiation energy using a phase shift layout having phase shift areas in an opaque field to define a structure; exposing the semiconductor substrate treated with a material sensitive to radiation energy to said radiation energy using a structure layout having opaque areas to define other structures, the opaque areas being spaced away by clear areas away from the phase shift areas by protection dimensions sufficient to tolerate mask misalignment errors.
- 4. The method of claim 3, wherein the extension dimensions are defined according to an alignment error design rule.
- 5. A method for manufacturing at least a layer of material on an integrated circuit, comprising:
exposing a semiconductor substrate treated with a material sensitive to radiation energy to said radiation energy using a phase shift layout having phase shift areas in an opaque field to define a structure; exposing the semiconductor substrate treated with a material sensitive to radiation energy to said radiation energy using a structure layout having opaque areas to define other structures and protect areas to protect the structure from exposure, the protect area having a width equal to the width of the diffusion region plus protection dimensions sufficient to tolerate mask misalignment errors.
- 6. The method of claim 5, wherein the extension dimensions are defined according to an alignment error design rule.
- 7. A method for manufacturing at least a layer of material on an integrated circuit, comprising:
exposing a semiconductor substrate treated with a material sensitive to radiation energy to said radiation energy using a phase shift layout having phase shift areas in an opaque field to shrink a gate length dimension for a transistor to a smaller dimension, wherein the phase shift areas include a θ degree phase shift area, and an adjacent (180+θ) phase shift area, and a chrome strip between the θ degree phase shift area, and the adjacent(180+θ), the chrome strip having a width affecting the smaller dimension of the gate length; exposing the semiconductor substrate treated with a material sensitive to radiation energy to said radiation energy using a structure layout having opaque areas to define other structures.
- 8. A method for manufacturing at least a layer of material on an integrated circuit, comprising:
exposing a semiconductor substrate treated with a material sensitive to radiation energy to said radiation energy using a first layout having first and second clear areas in an opaque field, the first and second clear areas separated by an opaque line to affect a gate length dimension for a transistor having a diffusion region with a first width, the first and second clear areas having a width equal to the width of the diffusion region plus extension dimensions sufficient to tolerate mask misalignment errors, and exposing the semiconductor substrate treated with a material sensitive to radiation energy to said radiation energy using a second layout having opaque areas to define other structures.
- 9. The method of claim 8, wherein the extension dimensions are defined according to an alignment error design rule.
- 10. The method of claim 8, wherein the first and second clear areas are adapted to cause different amounts of phase shifting.
- 11. The method of claim 8, wherein the opaque line comprises a chrome strip having a width affecting the gate length dimension.
- 12. A process for manufacturing at least a layer of material of an integrated circuit, said processing comprising:
a phase shift exposure step in which a photoresist coated substrate is exposed to light using a phase shift mask, said phase shift mask comprising adjacent first clear areas that transmit light out of phase with each other to form a gate dark area on the photoresist coated substrate using destructive light interference, said gate dark area having a larger dimension and a smaller dimension, said smaller dimension being equal to the length of a gate of a transistor to be formed on said layer, said larger dimension being equal to the width of a diffusion region of said transistor plus extension dimensions, said extension dimension being a function of a maximum possible mask misalignment; and a structure exposure step in which the photoresist coated substrate is exposed to light using a structure mask, said structure mask comprising opaque areas, wherein said opaque areas define a protection area to prevent exposure of said gate.
RELATED APPLICATION DATA
[0001] This application is a continuation of U.S. patent application Ser. No. 10/154,858; filed May 24, 2002, which application is a divisional of application Ser. No. 09/839,672, filed Apr. 20, 2001 (now U.S. Pat. No. 6,436,590); which is a continuation of application Ser. No. 09/732,407, filed Dec. 7, 2000 (now U.S. Pat. No. 6,420,074); which is a continuation of application Ser. No. 09/617,613, filed Jul. 17, 2000 (now U.S. Pat. No. 6,258,493); which is a continuation of application Ser. No. 09/229,455, filed Jan. 12, 1999 (now U.S. Pat. No. 6,228,539); which is a continuation of application Ser. No. 08/931,921, filed Sep. 17, 1997 (now U.S. Pat. No. 5,858,580); which application claims the benefit of the filing date of U.S. Provisional Application No. 60/025,972, filed Sep. 18, 1996.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60025972 |
Sep 1996 |
US |
Divisions (1)
|
Number |
Date |
Country |
Parent |
09839672 |
Apr 2001 |
US |
Child |
10154858 |
May 2002 |
US |
Continuations (5)
|
Number |
Date |
Country |
Parent |
10154858 |
May 2002 |
US |
Child |
10341290 |
Jan 2003 |
US |
Parent |
09732407 |
Dec 2000 |
US |
Child |
09839672 |
Apr 2001 |
US |
Parent |
09617613 |
Jul 2000 |
US |
Child |
09732407 |
Dec 2000 |
US |
Parent |
09229455 |
Jan 1999 |
US |
Child |
09617613 |
Jul 2000 |
US |
Parent |
08931921 |
Sep 1997 |
US |
Child |
09229455 |
Jan 1999 |
US |