Claims
- 1. A set of masks for defining a layer of material in an integrated circuit, said set of masks comprising:
a first mask having phase shifting areas in an opaque field which define at least a transistor gate area having a larger dimension and a smaller dimension in said layer, the phase shifting areas including a first phase shift area and a second phase shift area having respective lengths and widths, where destructive interference occurs between said first phase shift area and said second phase shift area; and a second mask which includes an opaque field including a gate portion corresponding to the transistor gate area, the gate portion having a first dimension at least as long as the larger dimension and a second dimension larger than the smaller dimension.
- 2. The set of masks of claim 1, wherein said first mask includes opaque material between said first phase shift area and said second phase shift area, the opaque material having a width affecting the smaller dimension.
- 3. The set of masks of claim 1, wherein said first mask includes chrome between said first phase shift area and said second phase shift area, the opaque material having a width affecting the smaller dimension.
- 4. The set of masks of claim 1, wherein the material of said layer includes polysilicon.
- 5. The set of masks of claim 1, wherein said first phase shift area causes a relative phase shift of θ degrees, and said second phase shift area causes a relative phase shift of approximately θ+180 degrees.
- 6. The set of masks of claim 1, wherein the second dimension larger than the smaller dimension protects the transistor gate area produced by the first mask from subsequent inadvertent exposure.
- 7. A method for manufacturing integrated circuits, said integrated circuits including at least a layer of material, comprising:
exposing a semiconductor treated with material sensitive to radiation energy to said radiation energy using a first layout having phase shifting areas in an opaque field for defining at least a transistor gate area having a larger dimension and a smaller dimension in said layer, the phase shifting areas including a first phase shift area and a second phase shift area, where destructive interference occurs between said first phase shift area and said second phase shift area; and exposing the semiconductor to said radiation using a second layout which includes an opaque field including a gate portion corresponding to the transistor gate area, the gate portion having a first dimension at least as long as the larger dimension and a second dimension larger than the smaller dimension.
- 8. The method of claim 7, wherein the material of said layer includes polysilicon.
- 9. The method of claim 7, wherein said first phase shift area causes a relative phase shift of θ degrees, and said second phase shift area causes a relative phase shift of approximately θ +180 degrees.
- 10. The method of claim 7, wherein the second dimension larger than the smaller dimension protects the transistor gate area produced by the first mask from subsequent inadvertent exposure.
- 11. A method for producing masks for small dimension transistor gates for a layout of a layer on an integrated circuit, comprising:
identifying a transistor gate having a larger dimension and a smaller dimension in said layer for a transistor in said integrated circuit; defining phase shifting areas for said transistor gate, the phase shifting areas having lengths substantially defining the larger dimension; providing a layout including said phase shifting areas in an opaque field, the phase shifting areas including a first phase shift area and a second phase shift area, where destructive interference occurs along the lengths of, and between said first phase shift area and said second phase shift area; and providing a second layout which includes an opaque field including a gate portion corresponding to the transistor gate, the gate portion having a first dimension at least as long as the larger dimension and a second dimension larger than the smaller dimension.
- 12. The method of claim 11, wherein the material of said layer includes polysilicon.
- 13. The method of claim 11, wherein said first phase shift area causes a relative phase shift of θ degrees, and said second phase shift area causes a relative phase shift of approximately θ+180 degrees.
- 14. The method of claim 11, wherein the second dimension larger than the smaller dimension protects the transistor gate produced by the first mask from subsequent inadvertent exposure.
- 15. A method for producing phase shifting layout data from a portion of an integrated circuit layout of a layer of material, the integrated circuit layout defining at least a transistor and an interconnect structure, at least some of the transistor and the interconnect structure in said layer, the transistor including a gate, the method comprising:
identifying using a data processor the layout data for a transistor gate in the integrated circuit layout; generating the phase shifting layout data using at least the identified layout data for the transistor gate, the phase shifting layout data defining phase shifting areas in an opaque field for defining a first structure in the material, the first structure including the transistor gate having a larger dimension and a smaller dimension, said phase shifting areas having lengths substantially defining the larger dimension, and including a first phase shift area and a second phase shift area, where destructive interference occurs along said lengths and between said first phase shift area and said second phase shift area; and wherein the phase shifting layout data including an opaque field including a gate portion corresponding to the transistor gate, the gate portion having a first dimension at least as long as the larger dimension and a second dimension larger than the smaller dimension.
- 16. The method of claim 15, wherein the material of said layer includes polysilicon.
- 17. The method of claim 15, wherein said first phase shift area causes a relative phase shift of θ degrees, and said second phase shift area causes a relative phase shift of approximately θ+180 degrees.
- 18. The method of claim 15, wherein the second dimension larger than the smaller dimension protects the transistor gate produced by the first mask from subsequent inadvertent exposure.
- 19. A system for producing phase shifting layout data, the system comprising:
an integrated circuit layout, the integrated circuit layout defining at least a transistor and an interconnect structure, at least some of the transistor and the interconnect structure being formed by the same type of integrated circuit device material, the transistor including a gate having a larger dimension and a smaller dimension; and a computer for identifying the data in the integrated circuit layout corresponding to the gate and for generating the phase shifting layout data using at least the identified gate to substantially define said larger dimension and said smaller dimension, the phase shifting layout data defining phase shifting areas in an opaque field for defining a first structure in the material, the first structure including the gate, said phase shifting areas including a first phase shift area and a second phase shift area having lengths substantially defining said larger dimension, where destructive interference occurs along said lengths and between said first phase shift area and said second phase shift area, and wherein the phase shifting layout data is adapted to be used in conjunction with a second layout data, the second layout data including an opaque field including a gate portion corresponding to the transistor gate, the gate portion having a first dimension at least as long as the larger dimension and a second dimension larger than the smaller dimension.
- 20. The system of claim 19, wherein the material of said layer includes polysilicon.
- 21. The system of claim 19, wherein said first phase shift area causes a relative phase shift of θ degrees, and said second phase shift area causes a relative phase shift of approximately θ+180 degrees.
- 22. The system of claim 19, wherein the second dimension larger than the smaller dimension protects the transistor gate produced by the first mask from subsequent inadvertent exposure.
RELATED APPLICATION DATA
[0001] This application is a continuation of U.S. patent application Ser. No. 10/341,290, filed 13 Jan. 2003, which application is a continuation of U.S. patent application Ser. No. 10/154,858; filed 24 May 2002, which application is a divisional of application Ser. No. 09/839,672, filed 20 Apr. 2001 (now U.S. Pat. No. 6,436,590); which is a continuation of application Ser. No. 09/732,407, filed 07 Dec. 2000 (now U.S. Pat. No. 6,420,074); which is a continuation of application Ser. No. 09/617,613, filed 17 Jul. 2000 (now U.S. Pat. No. 6,258,493); which is a continuation of application Ser. No. 09/229,455, filed 12 Jan. 1999 (now U.S. Pat. No. 6,228,539); which is a continuation of application Ser. No. 08/931,921, filed 17 Sep. 1997 (now U.S. Pat. No. 5,858,580); which application claims the benefit of the filing date of U.S. Provisional Application No. 60/025,972, filed 18 Sep. 1996.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60025972 |
Sep 1996 |
US |
Divisions (1)
|
Number |
Date |
Country |
Parent |
09839672 |
Apr 2001 |
US |
Child |
10154858 |
May 2002 |
US |
Continuations (6)
|
Number |
Date |
Country |
Parent |
10341290 |
Jan 2003 |
US |
Child |
10843974 |
May 2004 |
US |
Parent |
10154858 |
May 2002 |
US |
Child |
10341290 |
Jan 2003 |
US |
Parent |
09732407 |
Dec 2000 |
US |
Child |
09839672 |
Apr 2001 |
US |
Parent |
09617613 |
Jul 2000 |
US |
Child |
09732407 |
Dec 2000 |
US |
Parent |
09229455 |
Jan 1999 |
US |
Child |
09617613 |
Jul 2000 |
US |
Parent |
08931921 |
Sep 1997 |
US |
Child |
09229455 |
Jan 1999 |
US |