Conventional computation uses processors that include circuits and millions of transistors to implement logical gates on bits of information represented by electrical signals. The architectures of conventional central processing units (CPUs) are designed for general purpose computing but are not optimized for particular types of algorithms. Graphics processing, artificial intelligence, neural networks, and deep learning are a few examples of the types of algorithms that are computationally intensive and are not efficiently performed using a CPU. Consequently, specialized processors have been developed with architectures better-suited for particular algorithms. Graphical processing units (GPUs), for example, have a highly parallel architecture that makes them more efficient than CPUs for performing image processing and graphical manipulations. After their development for graphics processing, GPUs were also found to be more efficient than CPUs for other memory-intensive algorithms, such as neural networks and deep learning. This realization, and the increasing popularity of artificial intelligence and deep learning, lead to further research into new electrical circuit architectures that could further enhance the speed of these algorithms.
Some embodiments relate to a photonic package comprising a substrate carrier having a recess formed therethrough; a photonic substrate disposed in the recess; a first electronic die disposed on top of the photonic substrate; and a power delivery substrate configured to convey electric power from the substrate carrier to the first electronic die.
In some embodiments, the power delivery substrate is configured to convey electric power from the substrate carrier to the first electronic die passing through the photonic substrate.
In some embodiments, the power delivery substrate rests in part on the substrate carrier and in part on the photonic substrate.
In some embodiments, the power delivery substrate is a first power delivery substrate, and wherein the photonic package further comprises a second power delivery substrate disposed on top of the first power delivery substrate.
In some embodiments, the power delivery substrate comprises a bridge die, and the bridge die comprises conductive traces configured to support propagation of the electric power, and the bridge die lacks transistors.
In some embodiments, the power delivery substrate comprises an interposer disposed between the photonic substrate and the first electronic die.
In some embodiments, the silicon interposer rests in part on the substrate carrier.
In some embodiments, the photonic package further comprises a material layer disposed in the recess between the substrate carrier and the photonic substrate.
In some embodiments, the photonic package further comprises a second electronic die, wherein the photonic substrate comprises first and second photonic modules, wherein the first electronic die is disposed on top of the first photonic module and the second electronic die is disposed on top of the second photonic module.
In some embodiments, the first and second photonic modules have at least one common layer pattern.
In some embodiments, the first electronic die is in contact with the photonic substrate.
In some embodiments, the photonic package further comprises a lid covering the photonic substrate, wherein the lid is in thermal contact with the first electronic die.
In some embodiments, the substrate carrier is made of ceramic.
Some embodiments relate to a photonic-electronic computing system comprising a substrate carrier; a photonic substrate disposed on the substrate carrier and patterned with first and second photonic modules monolithically embedded in the photonic substrate, wherein the first and second photonic modules share at least one common layer pattern; a first electronic die disposed on top of the first photonic module and a second electronic die disposed on top of the second photonic module; and a first power delivery substrate configured to convey electric power to the first electronic die.
In some embodiments, the first power delivery substrate is further configured to convey electric power to the second electronic die.
In some embodiments, the photonic-electronic computing system further comprises a second power delivery substrate configured to convey electric power to the second electronic die.
In some embodiments, the first power delivery substrate is configured to receive the electric power from the substrate carrier.
In some embodiments, the first photonic module is optically coupled to the second photonic module.
In some embodiments, the substrate carrier has a recess formed therethrough, wherein the first power delivery substrate rests in part on a first side of the substrate carrier and in part on a second side of the substrate carrier, wherein the first side and the second side are separated from one another by the recess.
In some embodiments, the first power delivery substrate comprises an opening, wherein the first electronic die is disposed in the opening.
In some embodiments, the first power delivery substrate has a plurality of openings formed therethrough such that the first bridge die comprises a plurality of columns and a plurality of rows of semiconductor material.
In some embodiments, the first power delivery substrate comprises conductive traces configured to support propagation of the electric power, and the first power delivery substrate lacks transistors.
In some embodiments, the first and second electronic dies are in contact with the photonic substrate.
Some embodiments relate to a method for manufacturing a photonic package comprising: placing an electronic die on a photonic substrate patterned with a plurality of photonic modules; forming a recess into a substrate carrier; placing the photonic substrate into the recess of the substate carrier; and placing a power delivery substrate in part on the photonic substrate and in part on the substrate carrier so that the power delivery substrate is in electrical communication with the electronic die.
In some embodiments, the method further comprises attaching a laser die to the photonic substrate.
In some embodiments, the method further comprises, prior to placing the photonic substrate into the recess of the substate carrier, placing a material layer on a surface of the photonic substrate so that, upon placing the photonic substrate into the recess, the material layer is between the photonic substrate and the substrate carrier.
In some embodiments, the method further comprises covering the electronic die with a lid so that the lid is in thermal contact with the electronic die.
The accompanying drawings are not intended to be drawn to scale. In the drawings, each identical or nearly identical component that is illustrated in various figures is represented by a like numeral. For purposes of clarity, not every component may be labeled in every drawing. In the drawings:
I. Overview
The inventors have recognized and appreciated that one of the major bottlenecks limiting the spread of data-intensive computing is the inability to scale memory capacity and bandwidth in modern computers at sufficiently high rates. Conventional electronic computers rely on conductive traces to deliver data among their various components. Unfortunately, conductive traces are characterized by large parasitic impedance, especially at the frequencies necessary to produce high data rates. The parasitic impedance limits bandwidth scalability in two ways. First, it limits the bandwidth that a trace can support. Second, it increases power consumption. To make things worse, parasitic impedance increases with the length of a trace, meaning that the larger the separation between a memory chip and a processor, the lower the bandwidth. This is why conventional computing systems are typically designed so that memory chips are positioned within a few centimeters of the processor. However, there are only so many memory chips that can be accommodated within this range. The result is that conventional computing systems are limited in both memory bandwidth and memory capacity.
The inventors have developed communication platforms that enable scaling of memory capacity and bandwidth well beyond what is possible with conventional electronic computers. The communication platforms described herein overcome these limitations using optics. The physics according to which light propagates inside a waveguide makes optical communications inherently immune to parasitic impedance. The immunity to parasitic impedance leads to a major benefit—it removes the requirement that memory chips be positioned within a certain range of the processor.
The platforms described herein use “photonic substrates” for the distribution of data between different parts of a computing systems. Photonic substrates of the types include substrates (e.g., made of a semiconductor material such as silicon) lithographically patterned to have multiple photonic modules. As a result, the photonic modules are monolithically embedded in the photonic substrate. In some embodiment, each photonic module is patterned as a reticle shot of a step-and-repeat semiconductor manufacturing process. Accordingly, in some embodiments, the photonic modules are identical to one another (or have at least one common layer pattern, such as a common waveguide layer pattern).
The photonic modules are arranged side-by-side, for example, in a grid-like configuration. Each node of the grid may be occupied by a photonic module. Depending on the particular architecture to be implemented, at each node of the grid (or at least at some of the nides), there may an electronic die, such as a memory die or a processor die. Each photonic module includes programmable photonic circuits that can be configured based on the needs of a particular computer architecture. Some platforms are arranged according to 1-dimensional schemes, such as in blocks of 3×1 modules, in blocks of 5×1 modules, in blocks of 10×1 modules, 20×1 modules, etc. Some platforms are arranged according to 2-dimensional schemes, such as in blocks of 3×3 modules, in blocks of 5×3 modules, in blocks of 5×5 modules, in blocks of 10×10 modules, etc. The larger the size of the grid, the more sophisticated the computing architecture that be may achieved using these platforms. In one example, a 7×7 photonic substrate is provided having a total size equal to 182 mm×231 mm, where each photonic module is 26 mm×33 mm in size.
The inventors have appreciated a challenge stemming from the large size of these photonic substrates: it is difficult to deliver electric power uniformly across the entire extension of the substrate. Nodes that are closer to the edge of the photonic substrate generally receive high power. However, nodes that are closer to the middle of the photonic substate (and farther away from the edge) receive less power. This can be obviated by increasing the overall power delivered to the substrate. The drawback, however, is that doing so leads to spots of large temperature, and as a result, to localized variations in refractive index, which alter the functionality of the optical network in an unpredictable fashion.
The inventors have developed architectures for improving the uniformity with which electric power is delivered throughout a photonic substrate and the computing system that relies on it. These architectures rely on power delivery substrates (examples of which are described in detail further below) to convey power from the substrate carrier to the photonic modules and to the electronic dies. The power delivery substrates described herein deliver power not only to the periphery of the system, but also directly to the center. These substates can include bridge dies and/or interposers, and can be made by short looping wafer processing (which make them low cost). Short looping may involve processing a wafer with a reduced mask set (e.g., by skipping process steps associated with subsequent masks). This makes the cost per unit area very low, and opens the opportunity to deploy very large power substrates. The large area of the power substrate enables arbitrary power delivery networks, and thus, promotes uniform power distribution.
II. Photonic Substrates
Photonic substrates of the types described herein are designed to provide the fabric necessary to implement computing systems with arbitrary architectures. These photonics substrates may be arranged to form grids, where the nodes of the grid are occupied by photonic modules. Each photonic module communicates optically with the other photonic modules. Additionally, each photonic module interfaces with a respective electronic die, whether a memory die, a processor die, or other types of dies.
As described in detail further below, the photonic modules are patterned with optical waveguides and optical distribution networks. The optical distribution network of a photonic module can selectively place the die of that particular photonic module in optical communication with any other die of the computing system. For example, the optical distribution network of the photonic module positioned under processor die 30 may be reconfigured depending on the needs of the processor. At the beginning of a routine, the processor may need to access data stored in a first memory node. This read operation involves configuring the respective optical distribution networks to place the processor in optical communication with the first memory node. Later in the routine, the processor may need to write data into a second memory node. This write operation involves reconfiguring the optical distribution networks to place the processor in optical communication with the second memory node.
The photonic modules of photonic substrate 20 may be fabricated using a common photomask set (or at least one common photomask). This approach reduces costs in two ways. First, it reduces additional costs that would otherwise be incurred in procuring several different photomask sets. Second, it enables fabrication of photonic modules using standard semiconductor foundries, some of which require that the same photomask set (or at least one photomask) be used across an entire wafer. Designing photonic modules that share at least one photomask enables fabrication of many photonic modules on the same semiconductor wafer while leveraging standard, low-cost step-and-repeat manufacturing processes.
Optical distribution networks 104 may be reconfigurable. Therefore, optical distribution networks 104 may route optical signals anywhere inside or outside the network. Suppose, for example, that a processor is mounted to the photonic module positioned at the north-west corner of the photonic substrate and that a memory is mounted to the photonic module positioned at the south-east corner of the photonic substrate. A read operation may involve reconfiguring the optical distribution networks to place the processor in optical communication with the memory. For example, an optical communication path may be formed that 1) couples the processor to the out-of-plane coupler of the photonic module to which the processor is mounted, 2) couples the out-of-plane coupler of that photonic module to waveguide 112 of the same photonic module, 3) couples waveguide 112 of that photonic module to waveguide 111 of the adjacent photonic module (mid-uppermost photonic module), 4) couples waveguide 112 of the mid-uppermost photonic module to waveguide 111 of the next adjacent photonic module (north-east corner of the photonic substrate), 5) couples waveguide 114 of the photonic module positioned at north-cast corner to waveguide 113 of the photonic module to which the memory is mounted, and 6) couples waveguide 113 of the photonic module to which the memory is mounted to the out-of-plane coupler of the same photonic module.
As illustrated in
III. Photonic Packages
The inventors have appreciated that it is challenging to distribute power uniformly across a computing system of the type described herein. Consider for example the computing system of
Recognizing this problem, the inventors have developed power delivery architectures and packages that allow for more uniform power distribution. In some embodiment, these architectures rely on power delivery substrates to deliver power not only to the dies positioned at the periphery of a photonic substrate, but also directly to the dies positioned away from the periphery. One such package is illustrated in
Substrate carrier 200 is illustrated on its own in
Substrate carrier 200 includes conductive pads 202. When the carrier substrate is mounted on a printed circuit board, conductive pads 202 places the carrier substrate in electrical communication with the printed circuit board.
As described in connection with
The package of
Substrate carrier 200 includes connections 204 (e.g., vias and/or conductive traces) placing pads 202 in communication with power delivery substrate 210 (through connections 221). Photonic substrate 20 includes connections 25 (e.g., vias and/or conductive traces) placing power delivery substrate 210 in communication with electronic die 32 (through respective connections 221 and 33). Photonic substrate 20 further includes connections 26 placing power delivery substrate 210 in communication with one or more photonic modules.
In some embodiments, a power delivery substrate conveys power to one electronic die. In other embodiments, a power delivery substrate conveys power to multiple electronic dies. One such embodiment is illustrated in
As discussed above, in some embodiments, bridge dies may serve as power delivery substrates. Bridge dies may be obtained by lithographically patterning a silicon wafer with conductive traces and vias and by dicing the wafer to form desired die shapes. In some embodiments, bridge dies lack transistors, though not all embodiments are limited in this respect. Other types of power delivery substrates are also possible. Interposers are another example.
The interposer rests in part on photonic substrate 20, in part on a first portion of substrate carrier 200 and in part on a second portion of the substrate carrier, where the first and second portions are separated by recess 201. It should be appreciated that, in some embodiments, there may be multiple interposers (arranged for example in parallel columns, in a manner similar to the power delivery substrates of
In some embodiments, power delivery substrate 300 conveys power to an electronic die through a power delivery substrate 210. Additionally, or alternatively, power delivery substrate 300 may convey power to an electronic die directly.
In some embodiments, a power delivery substrate may include a bridge die having a plurality of openings formed therethrough. For instance, one such power delivery substrate may be shaped to include multiple rows and columns of semiconductor material separated from each other by openings.
Although the example of
In some embodiments, a wafer-level probe systems may be placed on the one or more edges of a photonic substrate to test the uniformity with which the various parts of the system receive power. This approach is useful for quickly testing the wafer-level system because it requires no irreversible special packaging process. The probe systems can be removed after testing is finished. The approach, however, has a drawback because the amount of power supplied drops from the probed side of the wafer by distance. As a result, the photonic modules closest to the probe system will receive more power than the photonic modules furthest from the probe system.
IV. Methods for Fabricating Photonic Packages
Some embodiments relate to methods for fabricating photonic packages, including for example the photonic packages described above.
Method 500 begins at step 502, in which a substrate carrier, a photonic substrate, one or more electronic dies and one or more power delivery substrates are obtained. The power delivery substrate may be, for example, a ceramic laminate substrate. The photonic substrate may have been pre-patterned with a plurality of photonic modules, for example as discussed in connection with
At step 504, the electronic die(s) may be placed on the photonic substrate. In some embodiments, at step 504 the electronic die(s) may be mounted directly on the photonic substrate. In other embodiments, at step 504, an interposer may be mounted on the photonic substrate and the electronic die(s) may be mounted on the interposer. At step 506, a recess is formed into the substrate carrier. This step may be performed, for example, using etching techniques. At step 508, the photonic substrate may be placed in the recess. It should be noted that the photonic substrate may be placed in the recess before or after the electronic die(s) have been placed on the photonic substrate. At step 510, one or more power delivery substrates (e.g., interposers and/or bridge dies) may be placed in part on the photonic substrate and in part on the substrate carrier in such a way as to being configured to convey power to the electronic die(s).
V. Conclusion
Having thus described several aspects and embodiments of the technology of this application, it is to be appreciated that various alterations, modifications, and improvements will readily occur to those of ordinary skill in the art. Such alterations, modifications, and improvements are intended to be within the spirit and scope of the technology described in the application. It is, therefore, to be understood that the foregoing embodiments are presented by way of example only and that, within the scope of the appended claims and equivalents thereto, inventive embodiments may be practiced otherwise than as specifically described. In addition, any combination of two or more features, systems, articles, materials, and/or methods described herein, if such features, systems, articles, materials, and/or methods are not mutually inconsistent, is included within the scope of the present disclosure.
Also, as described, some aspects may be embodied as one or more methods. The acts performed as part of the method may be ordered in any suitable way. Accordingly, embodiments may be constructed in which acts are performed in an order different than illustrated, which may include performing some acts simultaneously, even though shown as sequential acts in illustrative embodiments.
All definitions, as defined and used herein, should be understood to control over dictionary definitions, definitions in documents incorporated by reference, and/or ordinary meanings of the defined terms.
The indefinite articles “a” and “an,” as used herein in the specification and in the claims, unless clearly indicated to the contrary, should be understood to mean “at least one.”
The phrase “and/or,” as used herein in the specification and in the claims, should be understood to mean “either or both” of the elements so conjoined, i.e., elements that are conjunctively present in some cases and disjunctively present in other cases.
As used herein in the specification and in the claims, the phrase “at least one,” in reference to a list of one or more elements, should be understood to mean at least one element selected from any one or more of the elements in the list of elements, but not necessarily including at least one of each and every element specifically listed within the list of elements and not excluding any combinations of elements in the list of elements. This definition also allows that elements may optionally be present other than the elements specifically identified within the list of elements to which the phrase “at least one” refers, whether related or unrelated to those elements specifically identified.
The terms “approximately” and “about” may be used to mean within ±20% of a target value in some embodiments, within ±10% of a target value in some embodiments, within ±5% of a target value in some embodiments, and yet within ±2% of a target value in some embodiments. The terms “approximately” and “about” may include the target value.
This application is a continuation claiming the benefit under 35 U.S.C. § 120 of U.S. patent application Ser. No. 17/165,157, titled “PHOTONIC WAFER COMMUNICATION SYSTEMS AND RELATED PACKAGES,” filed Feb. 2, 2021, which claims the benefit under 35 U.S.C. § 119(c) to U.S. Provisional Patent Application Ser. No. 62/969,373, titled “PACKAGING AND POWER DISTRIBUTION OF LITHOGRAPHICALLY TILED PHOTONIC WAFER COMMUNICATION SYSTEMS,” filed on Feb. 3, 2020, and U.S. Provisional Patent Application Ser. No. 63/087,052, titled “PACKAGING AND POWER DISTRIBUTION OF LITHOGRAPHICALLY TILED PHOTONIC WAFER COMMUNICATION SYSTEMS,” filed on Oct. 2, 2020, each of which is hereby incorporated by reference herein in their entirety.
| Number | Name | Date | Kind |
|---|---|---|---|
| 5416861 | Koh et al. | May 1995 | A |
| 5771323 | Trott | Jun 1998 | A |
| 5930429 | Trott | Jul 1999 | A |
| 6202165 | Pine | Mar 2001 | B1 |
| 6477285 | Shanley | Nov 2002 | B1 |
| 7251386 | Dickinson et al. | Jul 2007 | B1 |
| 7310459 | Rahman | Dec 2007 | B1 |
| 7894699 | Beausoleil | Feb 2011 | B2 |
| 8450186 | Rong et al. | May 2013 | B2 |
| 9671572 | Decker et al. | Jun 2017 | B2 |
| 9922887 | Vermeulen et al. | Mar 2018 | B2 |
| 10847467 | Collins et al. | Nov 2020 | B2 |
| 11036002 | Harris et al. | Jun 2021 | B2 |
| 11754783 | Harris et al. | Sep 2023 | B2 |
| 11860413 | Harris et al. | Jan 2024 | B2 |
| 20020028045 | Yoshimura et al. | Mar 2002 | A1 |
| 20040258408 | Ramaswami et al. | Dec 2004 | A1 |
| 20050224946 | Dutta | Oct 2005 | A1 |
| 20070280585 | Warashina et al. | Dec 2007 | A1 |
| 20080044128 | Kish, Jr. et al. | Feb 2008 | A1 |
| 20080089640 | Beausoleil | Apr 2008 | A1 |
| 20090103345 | Mclaren et al. | Apr 2009 | A1 |
| 20090103855 | Binkert et al. | Apr 2009 | A1 |
| 20100054671 | Ban et al. | Mar 2010 | A1 |
| 20110052120 | Tan et al. | Mar 2011 | A1 |
| 20110073989 | Rong et al. | Mar 2011 | A1 |
| 20110128790 | Sarin et al. | Jun 2011 | A1 |
| 20110269456 | Krishnaswamy et al. | Nov 2011 | A1 |
| 20120149148 | Dallesasse et al. | Jun 2012 | A1 |
| 20120177381 | Dobbelaere et al. | Jul 2012 | A1 |
| 20120203695 | Morgan et al. | Aug 2012 | A1 |
| 20130051725 | Shinoda et al. | Feb 2013 | A1 |
| 20130071121 | Sharapov et al. | Mar 2013 | A1 |
| 20130156366 | Raj et al. | Jun 2013 | A1 |
| 20130209112 | Witzens | Aug 2013 | A1 |
| 20130243429 | Whelihan et al. | Sep 2013 | A1 |
| 20130292840 | Shoemaker et al. | Nov 2013 | A1 |
| 20130308893 | Zuffada et al. | Nov 2013 | A1 |
| 20140040698 | Loh et al. | Feb 2014 | A1 |
| 20140043050 | Stone et al. | Feb 2014 | A1 |
| 20140264400 | Lipson et al. | Sep 2014 | A1 |
| 20140268980 | Kim et al. | Sep 2014 | A1 |
| 20140294342 | Offrein et al. | Oct 2014 | A1 |
| 20140300008 | Duan et al. | Oct 2014 | A1 |
| 20140363124 | Pelley et al. | Dec 2014 | A1 |
| 20140363172 | Pelley et al. | Dec 2014 | A1 |
| 20150381273 | Gloeckner et al. | Dec 2015 | A1 |
| 20160085038 | Decker et al. | Mar 2016 | A1 |
| 20160181322 | Mazed et al. | Jun 2016 | A1 |
| 20160191188 | Butler | Jun 2016 | A1 |
| 20160216445 | Thacker et al. | Jul 2016 | A1 |
| 20160252688 | Barwicz et al. | Sep 2016 | A1 |
| 20170108655 | Zarbock et al. | Apr 2017 | A1 |
| 20170160474 | Mahmoodian et al. | Jun 2017 | A1 |
| 20170194309 | Evans et al. | Jul 2017 | A1 |
| 20180045885 | Canali et al. | Feb 2018 | A1 |
| 20190162901 | Yu et al. | May 2019 | A1 |
| 20190189603 | Wang et al. | Jun 2019 | A1 |
| 20190310433 | Yoo et al. | Oct 2019 | A1 |
| 20190335252 | Ryan | Oct 2019 | A1 |
| 20190363797 | Peterson et al. | Nov 2019 | A1 |
| 20200006304 | Chang et al. | Jan 2020 | A1 |
| 20200111720 | Wan et al. | Apr 2020 | A1 |
| 20200284981 | Harris et al. | Sep 2020 | A1 |
| 20210096311 | Yu et al. | Apr 2021 | A1 |
| 20210118853 | Harris et al. | Apr 2021 | A1 |
| 20210202562 | Chang et al. | Jul 2021 | A1 |
| 20210215897 | Epitaux et al. | Jul 2021 | A1 |
| 20210242124 | Kannan et al. | Aug 2021 | A1 |
| 20210278590 | Harris et al. | Sep 2021 | A1 |
| 20210375829 | Or-Bach et al. | Dec 2021 | A1 |
| 20220109075 | Byrd et al. | Apr 2022 | A1 |
| 20220148627 | Meade et al. | May 2022 | A1 |
| 20230085268 | Harris et al. | Mar 2023 | A1 |
| 20230114842 | Harris et al. | Apr 2023 | A1 |
| 20230114847 | Harris et al. | Apr 2023 | A1 |
| 20230308188 | Dorta-Quinones et al. | Sep 2023 | A1 |
| 20230314711 | Eslampour et al. | Oct 2023 | A1 |
| 20230314742 | Dorta-Quinones et al. | Oct 2023 | A1 |
| 20230358957 | Harris et al. | Nov 2023 | A1 |
| 20230388024 | Tymchenko et al. | Nov 2023 | A1 |
| 20230400632 | Harris et al. | Dec 2023 | A1 |
| 20230408764 | Harris et al. | Dec 2023 | A1 |
| Number | Date | Country |
|---|---|---|
| 2 212 887 | Apr 2013 | EP |
| 3 159 721 | Apr 2017 | EP |
| H07-98463 | Apr 1995 | JP |
| 2005-502127 | Jan 2005 | JP |
| 2011-501238 | Jan 2011 | JP |
| 2011-503760 | Jan 2011 | JP |
| 2015-062027 | Apr 2015 | JP |
| 2018-506072 | Mar 2018 | JP |
| 2018-093007 | Jun 2018 | JP |
| 2018195723 | Dec 2018 | JP |
| 10-2010-0095515 | Aug 2010 | KR |
| 508834 | Nov 2002 | TW |
| WO 2011143548 | Nov 2011 | WO |
| WO 2016008771 | Jan 2016 | WO |
| WO-2018198490 | Nov 2018 | WO |
| WO 2019132970 | Jul 2019 | WO |
| Entry |
|---|
| Hayakawa, Machine Translation of JP 2018-195723 A, Dec. 6, 2018. (Year: 2018). |
| Akihiro, Machine Translation of WO 2018-198490 A1), Nov. 1, 2018. (Year: 2018). |
| International Search Report and Written Opinion dated Feb. 28, 2024, in connection with International Application No. PCT/US2023/80883. |
| Extended European Search Report dated Feb. 19, 2024, in connection with European Application No. 21750009.9. |
| U.S. Appl. No. 18/356,680, filed Jul. 21, 2023, Harris et al. |
| U.S. Appl. No. 18/455,235, filed Aug. 24, 2023, Harris et al. |
| U.S. Appl. No. 18/455,395, filed Aug. 24, 2023, Harris et al. |
| U.S. Appl. No. 18/526,714, filed Dec. 1, 2023, Harris et al. |
| U.S. Appl. No. 18/526,652, filed Dec. 1, 2023, Harris et al. |
| U.S. Appl. No. 17/165,157, filed Feb. 2, 2021, Kannan et al. |
| U.S. Appl. No. 17/942,404, filed Sep. 12, 2022, Harris et al. |
| U.S. Appl. No. 17/964,337, filed Oct. 12, 2022, Harris et al. |
| U.S. Appl. No. 18/190,941, filed Mar. 27, 2023, Dorta-Quinones et al. |
| U.S. Appl. No. 18/190,926, filed Mar. 27, 2023, Eslampour et al. |
| U.S. Appl. No. 18/190,931, filed Mar. 27, 2023, Tymchenko et al. |
| U.S. Appl. No. 18/190,940, filed Mar. 27, 2023, Dorta-Quinones et al. |
| PCT/US2020/021209, May 1, 2020, Invitation to Pay Additional Fees. |
| PCT/US2020/021209, Jul. 6, 2020, International Search Report and Written Opinion. |
| PCT/US2019/029803, Nov. 26, 2020, International Preliminary Report on Patentability. |
| PCT/US2020/021209, Sep. 16, 2021, International Preliminary Report on Patentability. |
| PCT/US2021/016129, Aug. 18, 2022, International Preliminary Report on Patentability. |
| PCT/US2019/029803, Sep. 3, 2019, International Search Report and Written Opinion. |
| PCT/US2019/029803, Jun. 19, 2019, Invitation to Pay Additional Fees. |
| EP 19803311.0, Feb. 11, 2022, Extended European Search Report. |
| EP 20766814.6, Nov. 4, 2022, Extended European Search Report. |
| PCT/US2022/046379, Jan. 18, 2023, International Search Report and Written Opinion. |
| PCT/US2022/043209, Jan. 26, 2023, International Search Report and Written Opinion. |
| PCT/US2021/016129, Apr. 14, 2021, International Search Report and Written Opinion. |
| PCT/US2022/043209, Nov. 7, 2022, Invitation to Pay Additional Fees. |
| SG 11202114009, May 13, 2022, Singapore Search Report and Written Opinion. |
| PCT/US2023/065007, Aug. 25, 2023, Invitation to Pay Additional Fees. |
| JP 2021-514285, May 9, 2023, Japanese Office Action. |
| Extended European Search Report dated Feb. 11, 2022, in connection with European Application No. 19803311.0. |
| Extended European Search Report dated Nov. 4, 2022, in connection with European Application No. 20766814.6. |
| International Preliminary Report on Patentability for International Application No. PCT/US2019/029803 mailed Nov. 26, 2020. |
| International Preliminary Report on Patentability for International Application No. PCT/US2020/021209, mailed Jul. 6, 2020. |
| International Preliminary Report on Patentability mailed Aug. 18, 2022, in connection with International Application No. PCT/US2021/016129. |
| International Search Report and Written Opinion for International Application No. PCT/US2020/021209, mailed Jul. 6, 2020. |
| International Search Report and Written Opinion for International Application No. PCT/US2019/029803 mailed Sep. 3, 2019. |
| International Search Report and Written Opinion mailed Apr. 14, 2021, in connection with International Application No. PCT/US2021/016129. |
| International Search Report and Written Opinion mailed Jan. 18, 2023, in connection with International Application No. PCT/US2022/046379. |
| International Search Report and Written Opinion mailed Jan. 26, 2023, in connection with International Application No. PCT/US2022/043209. |
| Invitation to Pay Additional Fees dated Aug. 25, 2023, in connection with International Application No. PCT/US2023/065007. |
| Invitation to Pay Additional Fees for International Application No. PCT/US2020/021209, mailed May 1, 2020. |
| Invitation to Pay Additional Fees for International Application No. PCT/US2019/029803 mailed Jun. 19, 2019. |
| Invitation to Pay Additional Fees mailed Nov. 7, 2022, in connection with International Application No. PCT/US2022/043209. |
| Japanese Office Action dated May 9, 2023, in connection with Japanese Application No. 2021-514285. |
| Singapore Search Report and Written Opinion mailed May 13, 2022, in connection with Singapore Application No. 11202011400P. |
| Beausoleil et al., Nanoelectronic and nanophotonic interconnect. Proceedings of the IEEE. Feb. 2008;96(2):230-47. doi: 10.1109/JPROC.2007.911057. |
| Bell, Shane et al., TILE64—Processor: A 64-Core SoC with Mesh Interconnect, 2008 IEEE. International Solid-State Circuits Conference—Digest of Technical Papers, Feb. 2008, pp. 1-3, DOI:10.1109/ISSCC.2008.4523070. |
| Fujikata et al., LSI on-chip optical interconnection with Si nano-photonics. Extended Abstracts of the 2007 International Conference on Solid State Devices and Materials. 2007. pp. 276-277. |
| Grigalunas, Tell Me—What Is Wafer Dicing? Eastern States Components, LLC. Sep. 26, 2017. 2 pages. URL:https://www.escomponents.com/blog/2017/9/26/tell-me-what-is-wafer-dicing [retrieved Jul. 13, 2020]. |
| Udipi et al., Combining memory and a controller with photonics through 3D-stacking to enable scalable and energy-efficient systems. 38th Annual International Symposium on Computer Architecture (ISCA). Jun. 8, 2011;425-436. |
| Wada, Electronics and Photonics Convergence on Si CMOS Platform. Proc. of SPIE. 2004;5357:16-24. |
| Young et al., Optical technology for energy efficient I/O in high performance computing. IEEE Communications Magazine. Oct. 2010;48:184-91. |
| Number | Date | Country | |
|---|---|---|---|
| 20240176066 A1 | May 2024 | US |
| Number | Date | Country | |
|---|---|---|---|
| 63087052 | Oct 2020 | US | |
| 62969373 | Feb 2020 | US |
| Number | Date | Country | |
|---|---|---|---|
| Parent | 17165157 | Feb 2021 | US |
| Child | 18434443 | US |