Claims
- 1. A printed circuit board provided with a conductor layer used as an alignment mark, in which a roughened layer is formed on at least a part of the surface of the conductor layer.
- 2. A printed circuit board provided with a conductor layer used as an alignment mark, in which the conductor layer is comprised of an electroless plated film and an electrolytic plated film.
- 3. A printed circuit board according to claim 1, wherein the alignment mark is an opening portion formed by exposing only the surface of the conductor layer from a solder resist formed on the conductor layer.
- 4. A printed circuit board according to claim 3, wherein a metal layer of nickel-gold is formed on the conductor layer exposed from the opening portion.
- 5. A printed circuit board according to claim 1, wherein the conductor layer is comprised of an electroless plated film and an electrolytic plated film.
- 6. A printed circuit board according to claim 2, wherein the roughened layer is on at least a part of the surface of the conductor layer.
- 7. A printed circuit board according to claim 1, which is made by a process comprising positioning a printed mask relative to the alignment mark.
- 8. A printed circuit board according to claim 1, which is made by a process comprising positioning an IC chip relative to the alignment mark during mounting.
- 9. A printed circuit board according to claim 1, which is made by a process comprising positioning a printed circuit board packaged as a semiconductor element relative to the alignment mark during mounting to another printed circuit board.
- 10. A printed circuit board according to claim 2, wherein the alignment mark is an opening portion formed by exposing only the surface of the conductor layer from a solder resist formed on the conductor layer.
- 11. A printed circuit board according to claim 2, wherein the alignment mark is used for positioning to a printed mask.
- 12. A printed circuit board according to claim 3, wherein the alignment mark is used for positioning to a printed mask.
- 13. A printed circuit board according to claim 4, wherein the alignment mark is used for positioning to a printed mask.
- 14. A printed circuit board according to claim 5, wherein the alignment mark is used for positioning to a printed mask.
- 15. A printed circuit board according to claim 6, wherein the alignment mark is used for positioning to a printed mask.
- 16. A printed circuit board according to claim 2, wherein the alignment mark is used for an IC chip mounting.
- 17. A printed circuit board according to claim 3, wherein the alignment mark is used for an IC chip mounting.
- 18. A printed circuit board according to claim 4, wherein the alignment mark is used for an IC chip mounting.
- 19. A printed circuit board according to claim 5, wherein the alignment mark is used for an IC chip mounting.
- 20. A printed circuit board according to claim 6, wherein the alignment mark is used for an IC chip mounting.
- 21. A printed circuit board according to claim 2, wherein the alignment mark is used for positioning during mounting of a printed circuit board packaged as a semiconductor element to another printed circuit board.
- 22. A printed circuit board according to claim 3, wherein the alignment mark is used for positioning during mounting of a printed circuit board packaged as a semiconductor element to another printed circuit board.
- 23. A printed circuit board according to claim 4, wherein the alignment mark is used for positioning during mounting of a printed circuit board packaged as a semiconductor element to another printed circuit board.
- 24. A printed circuit board according to claim 5, wherein the alignment mark is used for positioning during mounting of a printed circuit board packaged as a semiconductor element to another printed circuit board.
- 25. A printed circuit board according to claim 6, wherein the alignment mark is used for positioning during mounting of a printed circuit board packaged as a semiconductor element to another printed circuit board.
Priority Claims (6)
Number |
Date |
Country |
Kind |
8-354971 |
Dec 1996 |
JP |
|
8-357959 |
Dec 1996 |
JP |
|
8-357801 |
Dec 1996 |
JP |
|
9-29587 |
Jan 1997 |
JP |
|
9-197526 |
Jul 1997 |
JP |
|
9-197527 |
Jul 1997 |
JP |
|
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] This application is a divisional of application Ser. No. 09/319,258, Dec. 18, 1997, and which entered the National Stage on Jun. 11, 1999, which is a National Stage Application of International Application No. PCT/JP97/04684, filed Dec. 18, 1997, which was not published in English under PCT Article 21(2), and which claims priority of Japanese Application Nos. 8-354971, filed Dec. 19, 1996, 8-357959, filed Dec. 27, 1996, 8-357801, filed Dec. 28, 1996, 9-29587, filed Jan. 28, 1997, 9-197526, filed Jul. 23, 1997, and 9-197527, filed Jul. 23, 1997. The entire disclosure of application Ser. No. 09/319,258 is considered as being part of the disclosure of this application, and the entire disclosure of application Ser. No. 09/319,258 is expressly incorporated by reference herein in its entirety.
Divisions (1)
|
Number |
Date |
Country |
Parent |
09319258 |
Jun 1999 |
US |
Child |
10351501 |
Jan 2003 |
US |