1. Field of the Invention
The present invention relates to a printed wiring board for mounting an IC chip and a chip capacitor.
2. Discussion of the Background
Japanese Laid-Open Patent Publication No. 2004-63904 describes a buildup multilayer wiring board without a solder-resist layer. In Japanese Laid-Open Patent Publication No. 2004-63904, the outermost buildup resin insulation layer works as a solder-resist layer, and pads as external connection terminals are formed on the outermost buildup resin insulation layer. The contents of these publications (this publication) are incorporated herein by reference in their entirety.
According to one aspect of the present invention, a printed wiring board includes an insulation layer, a conductive layer formed on the insulation layer and including a via conductor pad and a chip capacitor mounting pad, an outermost resin insulation layer formed on the insulation layer and the conductive layer and having a via hole reaching the via conductor pad and an opening exposing the chip capacitor mounting pad, an electrode having a via conductor portion formed in the via hole in the outermost resin insulation layer and a land portion extending from the via conductor such that the electrode protrudes from a surface of the outermost resin insulation layer, a solder bump for mounting an IC formed on the land portion of the electrode such that the solder bump is positioned at a portion of the electrode protruding from the surface of the outermost resin insulation layer, and a solder structure for mounting a chip capacitor formed on the chip capacitor mounting pad such that the solder structure extends from the chip capacitor mounting pad and projects from the surface of the outermost resin insulation layer.
According to another aspect of the present invention, a method of manufacturing a printed wiring board includes forming on an insulation layer a conductive layer including a via conductor pad and a chip capacitor mounting pad, forming an outermost resin insulation layer on the insulation layer and the conductive layer, forming a via hole reaching the via conductor pad through the outermost resin insulation layer, forming an opening exposing the chip capacitor mounting pad through the outermost resin insulation layer, forming an electrode having a via conductor portion formed in the via hole in the outermost resin insulation layer and a land portion extending from the via conductor such that the electrode protrudes from a surface of the outermost resin insulation layer, forming on the land portion of the electrode a solder bump for mounting an IC such that the solder bump is positioned at a portion of the electrode protruding from the surface of the outermost resin insulation layer, and forming on the chip capacitor mounting pad a solder structure for mounting a chip capacitor such that the solder structure extends from the chip capacitor mounting pad and projects from the surface of the outermost resin insulation layer.
A more complete appreciation of the invention and many of the attendant advantages thereof will be readily obtained as the same becomes better understood by reference to the following detailed description when considered in connection with the accompanying drawings, wherein:
FIGS. 1(A)-(E) are views of steps for manufacturing a printed wiring board according to an embodiment of the present invention;
FIGS. 2(A)-(D) are views of steps for manufacturing a printed wiring board according to the embodiment of the present invention;
FIGS. 3(A)-(E) are views of steps for manufacturing a printed wiring board according to the embodiment of the present invention;
FIGS. 4(A)-(D) are views of steps for manufacturing a printed wiring board according to the embodiment of the present invention;
FIGS. 5(A)-(D) are cross-sectional views of a printed wiring board according to the embodiment of the present invention;
FIGS. 10(A)-(C) are views of steps for manufacturing a printed wiring board according to another embodiment;
FIGS. 11(A)-(C) are views of steps for manufacturing a printed wiring board according to the other embodiment;
FIGS. 12(A)-(B) are views of steps for manufacturing a printed wiring board according to the other embodiment; and
The embodiments will now be described with reference to the accompanying drawings, wherein like reference numerals designate corresponding or identical elements throughout the various drawings.
The structure of printed wiring board 10 according to an embodiment of the present invention is described with reference to
Upper outermost resin insulation layer (150A) is formed on first lower resin insulation layer (50A) and the first upper conductive layer. Upper outermost resin insulation layer (150A) has via holes (151cA) that partially expose via-conductor pads (58V) and openings (151u) that expose chip-capacitor pads (58U). A circle is preferred as the shape of via-conductor pads (58V), and its diameter is 40 μm˜100 μm. A rectangle is preferred as the shape of chip-capacitor pads (58U), and the length of one side is 0.21 mm˜0.4 mm and the length of the other side is 0.325 mm˜1.305 mm.
Lower outermost resin insulation layer (150B) is formed on second lower resin insulation layer (50B) and second upper conductive layer 580. Lower outermost resin insulation layer (150B) has via holes (151d) which reach second upper conductive circuits (580B). Second upper conductive circuits (580B) exposed through via holes (151d) work as external electrodes to place solder bumps or pins for connection with a motherboard. Solder bumps (76D) or pins are placed on the external electrodes.
Lands (158L) (lands on upper outermost resin insulation layer) are formed on upper outermost resin insulation layer (150A). Lands (158L) and via-conductor pads (58V) are connected by via conductors formed in via holes (151cA). Via conductors include filled vias formed by filling via holes (151c) with conductor and conformal vias formed by covering the inner walls of via holes (151c) with conductor. In
As shown in
As shown in
In printed wiring board 10 of the embodiment, there is no solder-resist layer which would expose portions of electrodes 158 and cover electrode peripheries. Solder bumps (76U) are formed on electrodes 158 exposed from upper outermost resin insulation layer (150A).
In the embodiment, the amount of solder and solderability are substantially the same in chip-capacitor pad (58up) to be connected to a plus terminal of a chip capacitor and chip-capacitor pad (58um) to be connected to a minus terminal of the chip capacitor. Accordingly, compared with a case in which a chip capacitor is mounted on pads (conductive pads) according to conventional art (patent publication (1)), Manhattan phenomena seldom occur. Chip-capacitor pads (58up, 58um) have greater top-surface areas than electrodes 158 for mounting an IC chip. Namely, the amount of solder formed on chip-capacitor pads (58up, 58um) is greater than the amount of solder formed on electrodes 158. In addition, since chip-capacitor pads have a greater size, it is less likely for the solder to come in contact with the top edges of the outermost resin insulation layer. Therefore, even if chip-capacitor pads are not exposed from the outermost resin insulation layer, cracking seldom occurs in solder (76C) on chip-capacitor pads (58up, 58um).
A method for manufacturing printed wiring board 10 in
(1) Insulative substrate 30 made of epoxy resin or BT (bismaleimide triazine) resin and a core material such as glass cloth is prepared. Insulative substrate 30 corresponds to the core of a printed wiring board. On both surfaces of insulative substrate 30, 3˜12 μm-thick copper foil 32 is laminated (
(2) Electroless copper plating is performed on copper-clad laminate (30A) having penetrating holes for through-hole conductors, and 0.6 μm-thick electroless copper-plated film 26 is formed on the surfaces of copper-clad laminate (30A) and side walls of penetrating holes 28 for through-hole conductors (
(3) Electrolytic plating is performed and electrolytic copper-plated film 24 is formed in penetrating holes 28 for through-hole conductors and on the surfaces of copper-clad laminate (30A) (
(4) Etching resist 33 with a predetermined pattern is formed on electrolytic copper-plated film 24 (
(5) The conductors exposed from etching resist 33 are removed by using an etching solution. Then, etching resist 33 is removed. Conductive circuits 34 including through-hole lands (36c) are formed (
(6) On the upper surface (first surface) and lower surface (second surface) of substrate 30, resin film for resin insulation layers (brand name ABF-45SH made by Ajinomoto) is laminated and cured. Accordingly, lower resin insulation layers (50A, 50B) are formed (
(7) Via holes 51 are formed in lower resin insulation layers (50A, 50B) (
(8) A catalyst is attached to the surfaces of lower resin insulation layers (50A, 50B).
(9) Next, the substrate is immersed in an electroless copper plating solution (Thru-Cup PEA) made by C. Uyemura & Co., Ltd. Electroless copper-plated film 52 is formed on the surfaces of lower resin insulation layers (50A, 50B) including the inner walls of via holes 51 (
(10) Plating resist 54 with a thickness of 25 μm is formed on electroless copper-plated film 52 (
(11) Electrolytic plating is performed and electrolytic copper-plated film 56 with a thickness of 15 μm is formed on electroless plated film 52 exposed from plating resist 54 (
(12) Moreover, electroless plated film exposed by removing plating resist 54 (electroless plated film between portions of electrolytic plated film) is etched away. Conductive layers (58, 580) and via conductors 60 (60A, 60B) are formed (
(13) Next, the same as in above step (6), outermost resin insulation layers (150A, 150B) are formed by laminating resin film for resin insulation layers (brand name: ABF-45SH made by Ajinomoto) on lower resin insulation layers (50A, 50B) and then curing the film (
(14) Using a laser, via holes (151cA) and openings (151u) to expose chip-capacitor pads are formed in upper outermost resin insulation layer (150A). Via holes (151cA) penetrate through upper outermost resin insulation layer (150A) and reach via-conductor pads (58V). Openings (151u) penetrate through upper outermost resin insulation layer (150A) and reach conductive patterns (58P). Chip-capacitor pads (58U) are exposed through openings (151u). In lower outermost resin insulation layer (150B), via holes (151d) are formed reaching second upper conductive circuits (580B). Portions of second upper conductive circuits (580B) exposed through via holes (151d) function as external electrodes (
(15) By coating film 154 on openings (151u) and via holes (151d), openings (151u) and via holes (151d) are covered with film 154 (
(16) Through the same procedures as in above steps (8)˜(12), lands (158L) are formed on upper outermost resin insulation layer (150A), and via conductors (160A) are formed in via holes (151cA) in upper outermost resin insulation layer (150A). A land surrounds a via conductor, and the via conductor and the land are directly connected. Electrode (158) is formed, being made of a via conductor and a land (
(17) Film 154 is removed and chip-capacitor pads are exposed through openings (151u). Also, external electrodes are exposed through via holes (151d) (
(18) Solder balls are placed on external electrodes and reflowed so that solder bumps (76D) for connection with a motherboard are formed on the external electrodes (
(19) Solder paste is printed on electrodes and reflowed so that solder bumps (76U) for mounting an IC are formed on the electrodes (
(20) Solder paste is printed on chip-capacitor pads and reflowed so that solder (76C) for mounting chip capacitors is formed on chip-capacitor pads (
(21) Plus terminal (96P) and minus terminal (96M) of chip-capacitor 94 are positioned to make contact with solder (76C) and reflowed so that plus terminal (96P) of the chip capacitor is connected to plus-terminal pad (58up) and minus terminal (96M) of the chip capacitor is connected to minus-terminal pad (58um) through solder (76C) (
(22) Terminals 92 of IC chip 90 are placed on solder bumps (76U) on electrodes 158 and reflowed so that IC chip 90 is mounted (
A printed wiring board according to a modified example of the embodiment is substantially the same as a printed wiring board according to the embodiment. Using a method for manufacturing a modified example of the embodiment, outermost resin insulation layers (150A, 150B) are formed on a core substrate through the process up to step (13) of the embodiment (
Next, electrodes are formed through the same procedures as in steps (8)˜(12) of the embodiment (
Then, in upper outermost resin insulation layer (150A), openings (151u) are formed to penetrate through upper outermost resin insulation layer (150A) and reach chip-capacitor pads. Also, in lower outermost resin insulation layer (150B), via holes (151d) are formed to penetrate through lower outermost resin insulation layer (150B) and reach second upper conductive circuits (58B) (
Next, protective film is formed on top surfaces of electrodes, top surfaces of chip-capacitor pads and top surfaces of external electrodes. Protective film 72 may be formed on the top and side surfaces of electrodes. As for protective film, the same material as that for the embodiment may be used (
Then, using the same procedures as in steps (18)˜(22) of the embodiment (
A printed wiring board according to modified example (2) of the embodiment is substantially the same as a printed wiring board according to the embodiment. Using a method for manufacturing modified example (2) of the embodiment, outermost resin insulation layers (150A, 150B) are formed on a core substrate through the process up to step (13) of the embodiment (
Then, using the procedures in steps (15)˜(16) of the embodiment, an IC chip and chip capacitors are mounted through solder bumps and solder onto a printed wiring board of modified example (2) of the embodiment (
Even if penetrating holes for through-hole conductors are shaped straight, a printed wiring board the same as shown in
(1) A copper-clad laminate formed with 0.6 mm-thick glass epoxy resin and 5 μm-thick copper foil is prepared as a starting material (
(2) By performing electroless copper plating on copper-clad laminate (30A) having penetrating holes for through-hole conductors, 0.6 μm-thick electroless copper-plated film 26 is formed on surfaces of copper-clad laminate (30A) and side walls of penetrating holes 28 for through-hole conductors (
(3) By performing electrolytic plating, electrolytic copper-plated film 24 is formed in penetrating holes 28 for through-hole conductors and on surfaces of copper-clad laminate (30A) (
(4) Etching resist 33 with a predetermined pattern is formed on electrolytic copper-plated film 24 (
(5) The conductor exposed from etching resist 33 is removed using an etching solution. After that, etching resist 33 is removed. Conductive circuits 34 including through-hole lands (36c) are formed (
(6) Resin film for resin insulation layers (brand name: ABF-45SH made by Ajinomoto) is laminated on the upper surface (first surface) and lower surface (second surface) of substrate 30 and cured to form lower resin insulation layers (50A, 50B) (
(7) Using a CO2 gas laser, via holes 51 are formed in lower resin insulation layers (50A, 50B) (
(8) A catalyst is attached on lower resin insulation layers (50A, 50B).
(9) Next, the substrate is immersed in an electroless copper plating solution made by C. Uyemura & Co., Ltd. (Thru-Cup PEA). Electroless copper-plated film 52 is formed on surfaces of lower resin insulation layers (50A, 50B) including the inner walls of via holes 51 (
(10) Plating resist 54 with a thickness of 25 μm is formed on electroless copper-plated film 52 (
(11) Electrolytic copper-plated film 56 with a thickness of 15 μm is formed through electrolytic plating on electroless copper-plated film 52 exposed from plating resist 54 (
(12) Furthermore, electroless plated film exposed by removing plating resist 54 (electroless plated film between portions of electrolytic plated film) is etched away. Conductive layers (58, 580) and via conductors 60 are formed (
(13) Next, the same as in above step (6), resin film for resin insulation layers (brand name: ABF-45SH made by Ajinomoto) is laminated on lower resin insulation layers (50A, 50B) and cured to form outermost resin insulation layers (150A, 150B) (
(14) Using a CO2 laser, via holes (151cA) reaching via-conductor pads are formed in upper outermost resin insulation layer (150A) (
(15) A catalyst is attached on surfaces of outermost resin insulation layers (150A, 150B).
(9) Next, the substrate is immersed in an electroless copper plating solution made by C. Uyemura & Co., Ltd. (Thru-Cup PEA). Electroless copper-plated films (152A, 152B) are formed on surfaces of upper outermost resin insulation layer (150A) including the inner walls of via holes (151cA) and lower outermost resin insulation layer (150B) (
(10) Plating resists 155 (155U, 155D) with a thickness of 25 μm are formed on electroless copper-plated film 152. Plating resist (155U) on upper outermost resin insulation layer (150A) has a predetermined pattern to partially expose electroless copper-plated film 152. Plating resist (155D) on lower outermost resin insulation layer (150B) covers electroless copper-plated film (152B) on lower outermost resin insulation layer (150B) (
(11) By performing electrolytic plating, electrolytic copper-plated film 156 with a thickness of 15 μm is formed on electroless copper-plated film (152A) exposed from plating resist (154U) (
(12) Furthermore, electroless plated films 152 (152A, 152B) exposed by removing plating resists 155 are etched away. Electrodes 158 are formed (
(13) Using a CO2 laser, openings (151u) penetrating through upper outermost resin insulation layer (150A) and reaching conductive patterns are formed in upper outermost resin insulation layer (150A) (
(14) Using a CO2 laser, via holes (151d) penetrating through lower outermost resin insulation layer (150B) and reaching second upper conductive circuits (580B) are formed in lower outermost resin insulation layer (150B) (
(15) OSP 72 is formed on the top and side surfaces of electrodes, top surfaces of chip-capacitor pads and top surfaces of external electrodes (
(16) Sn—Bi type solder balls are placed on external electrodes and reflowed so that Sn—Bi type solder bumps (76D) are formed on external electrodes (
(17) Chip capacitors 74 are placed on chip-capacitor pads (58up, 58um) and reflowed so that chip capacitors (length: 0.6 mm, width: 0.3 mm, height: 0.3 mm) are mounted on chip-capacitor pads (58up, 58um) through solder (76C) (
Chip capacitors mounted on a surface of a printed wiring board are becoming smaller and more lightweight for higher integration. So-called Manhattan phenomena may occur.
The reasons for Manhattan phenomena to occur are thought to be as follows. Pads are formed using a semi-additive method or a subtractive method through an etching process. When pads are formed through an etching process, it is difficult to unify the etching amount in each pad. Thus, it is difficult to uniformly form a pad to be connected to the plus terminal of a chip capacitor (plus pad) and a pad to be connected to the minus terminal (minus pad). When mounting a chip capacitor, solder is first formed on pads. Next, the plus terminal of the chip capacitor is placed on the solder formed on a plus pad and the minus terminal of the chip capacitor is placed on the solder formed on a minus pad. Then, reflow is performed and the chip capacitor is mounted on pads through solder. If the sizes of the plus pad and the minus pad are different, it is thought that the amount of solder and the solderability will be different in each pad. Because of the difference, such phenomena may occur when only either the plus terminal or the minus terminal of a chip capacitor is connected to a pad while the other is not connected to a pad.
When a chip capacitor is mounted by reflow through solder on the pads exposed from the outermost resin insulation layer, it is thought that the solder wets and spreads to the side surfaces as well as to the top surfaces of pads. If the top and side surfaces of the pads are exposed, it is thought that the height and shape of each pad tend to be different. Thus, it is thought that the wetting and spreading speed of solder is different in each pad. That is also thought to be a reason for Manhattan phenomena.
A printed wiring board according to the first aspect of the present invention has the following: an insulation layer; a conductive layer formed on the insulation layer and including a pad for a via conductor and a pad for mounting a chip capacitor; an outermost resin insulation layer formed on the insulation layer and on the conductive layer and having a via hole that reaches the pad for a via conductor and an opening that exposes the pad for a chip capacitor; an electrode formed with a via conductor that is formed in the via hole and with a land that is extended from the via conductor and is formed on the outermost resin insulation layer; a solder bump formed on the electrode and for mounting an IC; and solder formed on the pad for mounting a chip capacitor.
Obviously, numerous modifications and variations of the present invention are possible in light of the above teachings. It is therefore to be understood that within the scope of the appended claims, the invention may be practiced otherwise than as specifically described herein.
The present application claims the benefits of priority to U.S. Application No. 61/423,716, filed Dec. 16, 2010. The contents of that application are incorporated herein by reference in their entirety.
Number | Date | Country | |
---|---|---|---|
61423716 | Dec 2010 | US |