The present invention relates to low defect-density thin-film transistors. In particular, the present invention relates to use of low defect-density thin-film transistors in 3-dimensional memory arrays.
The Non-provisional Application discloses a 3-dimensional array of thin-film storage transistors (“3-D memory array”) formed above a planar surface of a semiconductor substrate. (For convenience of reference in the description herein, the direction perpendicular the planar surface is referred to as the “Z-direction,” while two mutually orthogonal directions parallel to the planar surface are referred to as “X-direction” and “Y-direction,” respectively.) Numerous 3-D memory arrays may be formed on a single semiconductor substrate.
The 3-D memory array includes multiple stacks of NOR memory strings spaced apart from each other in regular intervals along the X-direction, with each stack of NOR memory strings having multiple layers of NOR memory strings provided one on top of another (i.e., along the Z-direction) and isolated from each other. In one implementation, 8 layers of NOR memory strings are provided in each stack and 8 such stacks are provided along the X-direction. Each layer of NOR memory strings in each stack includes first and second strips of n-type or p-type polysilicon layers separated by a channel material-containing strip. The channel material-containing strip includes polysilicon layers in contact with the polysilicon layers of the first and second strips. These polysilicon layers in the channel material-containing strip may be lightly-doped polysilicon, preferably doped opposite in type as the polysilicon layers in the first and second strips. The first, second and channel material-containing strips each extend lengthwise along the Y direction, with a narrow width along the X-direction. The polysilicon layers of the first and second strips form common source and common drain regions for the layer of NOR memory strings.
As disclosed in the Non-provisional Application, each channel material-containing strip has two polysilicon layers exposed on opposite sidewalls of the stack, each polysilicon layer being separated from the other by an insulative material. The polysilicon layers form the channel regions of two thin-film storage transistors on opposite sides of the stack. Between adjacent stacks and in regular intervals along the Y-direction are provided conductive pillars (e.g., a heavily-doped polysilicon) each extending along the Z-direction insulated from each of the adjacent stacks by a charge-trapping material (e.g., an oxide-nitride-oxide triple-layer) covering the vertical sidewalls of the stacks. Each conductive pillar serves as a gate electrode. Where a conductive pillar (“local word line”) overlaps one of the channel regions, together with its adjacent charge-trapping material, and its adjacent common source and common drain regions, a thin-film storage transistor is formed. Thus, two NOR memory strings are formed on opposite sides of each layer of NOR memory strings in each stack.
The Non-provisional Application discloses that CMOS support circuitry for memory operations (e.g., various power supply circuits, address decoders, and sense amplifiers) are formed in semiconductor substrate underneath the 3-D memory array. In one implementation, the circuitry for memory operation supporting each 3-D memory array above the semiconductor substrate is formed underneath the 3-D memory array itself to provide modularity.
The common drain regions (“bit lines”) of the 3-D memory array and, in some implementations, the common source regions as well, extend along the Y-direction beyond both side sides of the 3-D memory array (the “array region”) into the “staircase regions.” In each staircase region, the bit lines (or source lines) of each layer of NOR memory strings of each stack extend to a different extent in the Y-direction to form a staircase-like structure, with the most extent being the layer of NOR memory strings closest to the semiconductor substrate and the least extent being the layer of NOR memory strings furthest from the semiconductor substrate. As illustrated in various embodiments in the Non-provisional Application, the staircase structure facilitates electrical connection between each bit line and its corresponding circuitry for memory operations (e.g., sense amplifiers).
According to one embodiment of the present invention, a memory circuit includes: (i) a semiconductor substrate having a planar surface, the semiconductor substrate having formed therein circuitry for memory operations; (ii) an array of memory cells (“memory array”) formed above the planar surface, the memory array having one or more conductors in a conductive layer for carrying electrical signals to memory cells in the memory array, the conductors each extending along a direction substantially parallel to the planar surface; and (iii) one or more transistors each formed above, alongside or below a corresponding one of the conductors in the conductive layer but above the planar surface of the semiconductor substrate, each transistor (a) having first and second drain or source region and a gate region each formed out of a semiconductor material, the first drain or source region, the second drain or source region or the gate region having formed thereon a metal silicide layer; and (b) selectively connects the corresponding conductor in the conductive layer to the circuitry for memory operations.
In one embodiment, the metal silicide layer includes a silicide of titanium or a silicide of nickel.
In one embodiment, the memory circuit further includes a second conductive layer, wherein the first drain or source region of each of the transistor connects to one of the conductors in the second conductive layer and the second drain or source region of the transistor connects to the corresponding conductor in the first conductive layer. The memory circuit may further include a set of interconnect lines, wherein the gate terminal of each transistor connects to one of the interconnect lines.
In one embodiment, when a current is present in the channel region of one of the transistors, the current flows in a direction substantially perpendicular to the planar surface.
In one embodiment, the memory array includes numerous levels of NOR memory strings, each level having multiple NOR memory strings, and wherein the conductors in the first conductive layer are common bit lines of the NOR memory strings. Portions of the common bit lines may be provided in a staircase structure extended from on one or both sides of the memory array. Further, each step of the staircase structure includes the common bit lines of a corresponding level of NOR memory strings, the transistors connected to the common bit lines at each step of the staircase form a bit-line selector for those common bit lines. The transistors of each bit-line selector form a first group and a second group, such that adjacent common bit lines selected by the bit-line selector are served by a transistor from the first group and a transistor from the second group, and wherein contacts to the transistors of the first group are placed in a staggered fashion relative to contacts to the transistors of the second group.
According to one embodiment of the present invention, a first process for forming a transistor, includes: (i) providing a semiconductor substrate with a planar surface; (ii) providing a first semiconductor layer of a first type and of a first doping concentration above the planar surface of the semiconductor substrate; (iii) providing a molding dielectric layer over the first semiconductor layer; (iv) etching the molding dielectric layer to provide a trench substantially perpendicular to the planar surface that exposes a surface of the first semiconductor layer; (v) filling the trench with a second semiconductor layer in an amorphous form, the second semiconductor layer being of a second type opposite the first type or having a second doping concentration lower than the first doping concentration; (vi) converting a portion of the second semiconductor layer to become a third semiconductor layer, the third semiconductor layer being of the first type or having a third doping concentration higher than the second semiconductor layer; and (vii) providing a metallic layer on the third semiconductor layer; and annealing the metallic layer to convert the metallic layer to a metal silicide.
The first process may further include: after providing the protective layer, (i) providing a second trench in the molding dielectric layer that is substantially perpendicular to the planar surface and which exposes a portion of the second semiconductor layer; (ii) providing an insulator over the exposed portion of the second semiconductor layer; and (iii) providing a conductive material to fill the second trench, the conductive material being insulated from the second semiconductor layer by the insulator. The conductive material providing a gate electrode to the transistor.
According to one embodiment of the present invention, a second process for forming a transistor includes: (i) providing a semiconductor substrate with a planar surface; (ii) providing a first semiconductor layer of a first type and of a first doping concentration above the planar surface of the semiconductor substrate; (iii) providing a molding dielectric layer over the first semiconductor layer; (iv) etching the molding dielectric layer to provide a trench substantially perpendicular to the planar surface to a surface of the first semiconductor layer; (v) providing a conductive material coating the exposed surface of the semiconductor layer and the sidewalls of the trench; (vi) providing an insulator coating the conductive material; (vii) etching away, anisotropically, any conductive material or any portion of the insulator material in the trench to expose the surface of the first semiconductor material; (viii) filling the trench with a second semiconductor layer in an amorphous form, the second semiconductor layer being of a second type opposite the first type or having a second doping concentration lower than the first doping concentration; (ix) converting a portion of the second semiconductor layer to become a third semiconductor layer, the third semiconductor layer being of the first type and having a third doping concentration higher than the second semiconductor layer; (x) providing a metallic layer on the third semiconductor layer; and (xi) annealing the metallic layer to convert the metallic layer to a metal silicide.
In the first and second processes, the step of converting a portion of the second semiconductor layer to the third semiconductor layer may include gaseous diffusion or ion implantation.
According to one embodiment of the present invention, a third process for forming a transistor includes: (a) providing a semiconductor substrate with a planar surface; (ii) providing a first semiconductor layer above the planar surface; (iii) providing a first insulator layer over the first semiconductor layer; (iv) providing a third semiconductor layer over the insulator such that the third semiconductor layer is isolated from the first semiconductor layer; (v) providing a second semiconductor layer in contact with both the first semiconductor layer and the second semiconductor layer, wherein a portion of the second semiconductor layer is provided above the third semiconductor layer; (vi) providing a second insulator layer over the second semiconductor layer; (vii) providing a conductive material over second insulator layer; (viii) providing a passivation layer to enclose the conductive material, the second insulator layer, the second semiconductor layer, the third semiconductor layer, the first insulator layer and the first semiconductor layer; (ix) etching the passivation layer to provide a via to expose a portion of the conductive material; (x) providing a metallic layer on the exposed portion of the conductive material or the exposed portion of the third semiconductor layer; and (xi) annealing the metallic layer to convert the metallic layer to a metal silicide.
The third process may further include etching the second semiconductor layer, the second insulator layer and the conductive layer to form a line structure around the third semiconductor layer, the first insulator layer and the first semiconductor layer.
According to one embodiment of the present invention, a fourth process for forming a transistor, includes (a) providing a first conductive semiconductor layer of a first conductivity above a planar surface of a semiconductor substrate; (b) providing a dielectric material over the first semiconductor layer; (c) creating first and second portions of a cavity in the dielectric material reaching down to the first semiconductor layer, the second portion of the cavity having a width significantly less than a corresponding width of the first portion of the cavity; (d) providing an etch stop layer conformally on the sidewalls of the cavity; (e) providing a sacrificial layer conformally on the sidewalls of the first cavity over the etch stop layer, the sacrificial layer being provided to a thickness such that the second portion of the cavity is substantially filled; (f) anisotropically etching the sacrificial layer, and the etch stop layer to expose a portion of the first semiconductor layer at the bottom of the first portion of the cavity; (g) providing an amorphous semiconductor material to fill the first portion of the cavity; (h) providing a metal layer on the amorphous semiconductor material; (i) annealing the metal layer into an alloy of the semiconductor material; (j) converting by ion implantation a portion of the crystallized semiconductor layer into a region of semiconductor material of the first conductivity type; (k) removing the sacrificial layer from the first and second portions of the cavity; (l) providing conformally a gate dielectric material on the side walls of the first and second portions of the cavity; and (m) filling the first and second portions of the cavity by a gate conductor layer.
In each of the first, second, third and fourth processes, the metal silicide may include one or more of: a silicide of titanium and a silicide of nickel. When the metallic layer includes titanium, the annealing may be carried out in excess of 550° C. for between 1 second and 24 hours. Specifically, in the case of titanium, the annealing is carried out (a) at 550° C. to 600° C. for 12-24 hours; (b) at 600° C. to 750° C. for 5 minutes to 12 hours; (c) at 750° C. to 800° C. for 1 minute to 5 minutes, or (d) at 800° C. to 1000° C. for 1 second to 1 minute. When the metallic layer includes nickel, the annealing is carried out between about 350° C. to about 450° C.
In each of the first, second, third and fourth processes, amorphous semiconductor material is converted by the annealing into a crystalline semiconductor material. The metal silicide adjacent to the amorphous semiconductor layer facilitates the crystallization process.
The present invention is better understood upon consideration of the detailed description in conjunction with the accompanying drawings.
Each first global word line in staircase structure 100-L (and 100-R also) routes electrical signals between the support circuitry in the semiconductor substrate to selected bit lines in like-level layers of NOR memory strings in the 3-D memory array. In this description, “like-level” refers to the layers of NOR memory strings that are roughly at the same level above the planar semiconductor substrate. As shown in
In
Thus, in the connection method illustrated in
As shown in
In one implementation of the method of
According to one embodiment of the present invention, the bit-line selectors in the semiconductor substrate for connecting the bit lines to the sense amplifier may are eliminated by implementing the bit-line selectors using thin-film transistors (“vertical TFTs”) formed above, below or on the side of a staircase structure. The vertical TFTs allow the additional conductive layers (e.g., conductive layers 101-1, 101-2, 101-3 and 101-4 of
Under scheme 202, bit lines at the same level of NOR memory strings of a 3-D memory array are connected through conductor-filled vias (e.g., vias 105-0, 105-2, 105-4 and 105-6 of
Under scheme 203, bit lines at the same level of NOR memory strings of a 3-D memory array are connected through conductor-filled vias (e.g., conductor-filled vias 105-0, 105-2, 105-4 and 105-6 of
In one implementation, each bit line has a width of 50 nm and adjacent bit lines are spaced 80 nm apart, providing a 130 nm bit-line pitch. A sense amplifier serving adjacent bit lines (e.g., sense amplifiers 301-0 serve adjacent bit lines 302-0 and 302-1 at each of levels 1, 3, 5 and 7) may be provided between twice the bit-line pitch (i.e., 260 nm). In that embodiment, a vertical TFT providing the desired drive may have a foot-print of 150 nm by 100 nm (and a vertical channel length of 500 nm). Accordingly, in bit-line selector 300, the two sets of vertical TFTs serving each level are placed side-by-side along the Y-direction, but with their contacts placed in a staggered manner relative to each other, to allow vertical TFTs serving adjacent bit lines to fit within 260 nm (i.e., twice the bit-line pitch). Specifically, in one embodiment, each vertical TFT has a footprint that exceeds the bit-line pitch in both the X-direction and the Y-direction. By placing adjacent vertical TFTs TR0 and TR4 in a staggered manner, the combined footprints of the two adjacent vertical TFTs fit within a 320 nm (Y-direction) by 260 nm (X-direction) area. For an 8-level 3-D memory array, with an array length (i.e., the length of each NOR memory string along the Y-direction) of 160 μm, staircase structure 320 need only extend 2 μm along the Y-direction to accommodate bit-line selector 300 of the present invention.
One significant advantage of the vertical TFTs described herein is the reduced footprint projected on the surface of the underlying semiconductor substrate, because the current flows in the Z-direction, substantially perpendicular the semiconductor substrate. As used herein, the term “footprint” refers to the area that the vertical TFT projects on the semiconductor substrate, when viewed top-down. In general, the current provided by the vertical TFT in the “on” or conducting state is proportional to the mobility of the charge carriers in its channel region. As higher “on” currents are desirable for integrating the vertical TFT with memory cell operations, higher mobilities in the charge carriers in the vertical TFTs are desirable.
The following description illustrates various embodiments of vertical TFTs within the scope of the present invention, whether or not discussed above, and methods of forming such vertical TFTs. The process steps described in one embodiment herein may be used in another embodiment, even if those steps are not expressly described in the context of the other embodiment. When a reference is made herein to a method of two or more specified steps, unless otherwise stated herein or required by the context, such specified steps can be carried out in any order or simultaneously. Likewise, such a method can also include one or more other steps carried out before or after the specified steps, or between any two specified steps.
Interconnect 10 and conductor-filled via 20 may be formed using any suitable method, such as a subtractive formation, in which a conductive material is deposited and defined by a photo-lithographical process, as known to those of ordinary skill in the art. The conductive material may be deposited using any suitable method, such as evaporation, sputtering, chemical vapor deposition (CVD), atomic layer deposition (ALD), or electrochemical deposition, or any other suitable method. Etching during the photo-lithographical process may be accomplished using any suitable method, such as wet acids or bases, a corrosive gas (e.g., chlorine, bromine, or fluorine), or any suitable corrosive agent. Alternatively, interconnect 10 and conductor-filled via 20 may be formed using a damascene process, also known to those of ordinary skill in the art. In a damascene process, a trench is formed in a dielectric layer (e.g., silicon oxide or silicon nitride), into which a suitable conductive material is deposited. Excess conductive material over the dielectric layer and elsewhere may then be selectively removed using any suitable method, such as etch back with corrosive gases, wet acids or bases, or chemo mechanical polishing (CMP), most preferably by CMP. The trench may be formed using any suitable method, such as an anisotropic etch.
Referring to
Thereafter, as shown in isometric view in
Mold dielectric layer 50 is masked, patterned, and etched to form a via that exposes first source or drain layer 30. Thereafter, second semiconductor layer 60 (e.g., silicon, germanium, or silicon germanium) is deposited in the via, using any suitable technique (e.g., CVD, ALD, or sputtering), as shown in isometric view in
Channel layer 60 may be doped, in situ, the same or opposite type as first source or drain layer 30. A portion of channel layer 60 may then be doped using a non-in situ doping step (e.g., gaseous diffusion or ion implantation) to create third semiconductor layer 70, as shown in isometric view in
In the case where first source or drain layer 30, channel layer 60 and second source or drain layer 70 include amorphous silicon, as deposited, thin titanium (Ti) layer 72 (e.g., about 10 nm thick) is then deposited on second source or drain layer 70 with or without protective layer 74 (e.g., titanium nitride or any other suitable material) deposited on top of titanium layer 72. The resulting structure with deposition of protective layer 74 is shown in isometric view in
During the annealing process, titanium layer 72 reacts with the underlying silicon to form titanium silicide 80, which provides a crystalline template suitable for the formation of low defect-concentration crystalline silicon in first source or drain layer 30, channel layer 60 and second source or drain layer 70. See,
According to a second embodiment, rather than titanium layer 72, a thin nickel layer may be deposited on second source or drain layer 70. After nickel deposition, the structure is annealed at a low temperature (e.g., between about 350° C. to about 450° C.). During annealing, a nickel silicide film is formed, which diffuses through second source or drain layer 70, channel layer 60 and first source or drain layer 30, thereby inducing the amorphous silicon in these semiconductor layers to crystallize to a low defect-density form. The process is complete when the nickel silicide film reaches the outer boundaries of the silicon in the structure.
As shown in isometric view in
At this point, semiconductor pillar 90 (i.e., the combination of titanium silicide film 80, crystallized channel layer 60, and crystallized first and second source or drain layers 30 and 70) is substantially complete. A trench extending substantially the length of semiconductor pillar 90 is then created by etching mold dielectric layer 50 around semiconductor layer 90, as shown in
Thereafter, gate electrode layer 110 (e.g., titanium nitride, tantalum nitride, tungsten, any combination of two or more of these, or any suitable material) is deposited over the gate oxide 100 to completely fill the remaining trench and over any exposed area. Any gate electrode and gate oxide materials in the exposed areas outside of the trench may be selectively removed using any suitable technique, such as etch back or CMP. After selective removal of gate electrode layer 110 and gate oxide 100, surface 130 of semiconductor pillar 90 and surface 120 of gate electrode layer 110 are exposed, as shown in isometric view in
A dielectric layer is first deposited over exposed gate electrode layer 110, gate oxide 100, and second source or drain layer 70. The dielectric layer is then patterned and etched to create vias that expose surface 120 of gate electrode layer 110 and surface 130 of second source or drain layer 70 and to provide trenches for the interconnect conductors. Next, the vias and the trenches are filled with a conductive material, thus forming interconnects 150 that electrically connect through conductor-filled vias 140 to gate electrode layer 110 and second source or drain layer 70, as shown in
Next, as shown in isometric view in
Interconnection and other operations for electrically connecting to gate electrode layer 110 and second source or drain layer 70 may then be accomplished in like manner as described above.
Thereafter, referring to
In conjunction with the following description,
Formation of vertical TFTs 1220 begins after vias 1230 are formed, using any suitable methods, such as those disclosed above or in the Provisional Applications. Thereafter, conductive semiconductor layer 1240 is deposited, patterned, and etched into individual sections that are electrically isolated from each other. Conductive semiconductor layer 1240 may be n-type or p-type, and may include silicon, silicon germanium, germanium, any suitable semiconductor material, deposited using any suitable technique (e.g., CVD, ALD, or sputtering). As shown in
To facilitate the detailed description below, the formation of vertical TFTs 1220 is described with reference to a single section of conductive semiconductor layer 1240, which is shown in
Referring to
Thereafter, referring to
Thereafter, referring to
Thereafter, channel layer 1310 is crystallized using any suitable technique (e.g., using a crystallization process in the presence of titanium or nickel silicide, as discussed above) to provide a semiconductor pillar with a low crystalline defect density, resulting in a high charge carrier mobility and enabling a substantial current. For example, channel layer 1310 may be crystallized in the presence of the TiSi2 that results from the reaction of thin titanium layer 1320 with channel layer 1310 during annealing. Optionally, a protective layer (not shown) may be deposited on channel layer 1310. The protective layer may be titanium nitride or any other suitable material. This structure is then annealed in an inert atmosphere (e.g., nitrogen or argon) to a suitable crystallization temperature (e.g., between 550 and 1000° C. for between 1 second and 24 hours; specifically, 550° C. for 24 hours, 600° C. for 12 hours, 750° C. for 5 minutes, or 800° C. for 1 minute, or according to any suitable anneal recipe). Referring to
Referring to
Referring to
The above detailed description is provided to illustrate specific embodiments of the present invention and is not intended to be limiting. Numerous modifications and variations within the scope of the present invention are possible. The present invention is set forth in the accompanying claims.
The present application is a continuation application of U.S. patent application, Ser. No. 16/786,463, entitled “VERTICAL THIN-FILM TRANSISTOR AND APPLICATION AS BIT-LINE CONNECTOR FOR 3-DIMENSIONAL MEMORY ARRAYS,” filed on Feb. 10, 2020, which relates to and claims priority of (i) U.S. provisional application (“Provisional Application III”), Ser. No. 62/804,080, entitled “Vertical Thin-Film Transistor And Application As Bit-line Connector For 3-Dimensional Memory Arrays,”, filed on Feb. 11, 2019, and (ii) U.S. provisional application (“Provisional Application IV”), Ser. No. 62/947,405, entitled “Vertical Thin-Film Transistor And Application As Bit-line Connector For 3-Dimensional Memory Arrays,”, filed on Dec. 12, 2019. The present application also relates to (i) U.S. provisional application (“Provisional Application I”), Ser. No. 62/734,175, entitled “Staircase Structures for Electrically Connecting Multiple Horizontal Conductive layers of a 3-Dimensional Memory Device,” filed on Sep. 20, 2018; and (ii) U.S. provisional application (“Provisional Application II”), Ser. No. 62/771,922, entitled “Staircase Structures for Electrically Connecting Multiple Horizontal Conductive layers of a 3-Dimensional Memory Device,” filed on Nov. 27, 2018. The present application also relates to U.S. non-provisional application (“Non-provisional Application”), U.S. Ser. No. 16/577,469, entitled “Staircase Structures for Electrically Connecting Multiple Horizontal Conductive Layers of a 3-Dimensional Memory Device,” filed Sep. 20, 2019. The disclosures of Provisional Applications I, II, III and IV (collectively, the “Provisional Applications”) and the Non-provisional Application are hereby incorporated by reference in their entireties.
Number | Name | Date | Kind |
---|---|---|---|
4213139 | Rao | Jul 1980 | A |
4984153 | Kregness et al. | Jan 1991 | A |
5388246 | Kasai | Feb 1995 | A |
5583808 | Brahmbhatt | Dec 1996 | A |
5646886 | Brahmbhatt | Jul 1997 | A |
5656842 | Iwamatsu | Aug 1997 | A |
5768192 | Eitan | Jun 1998 | A |
5789776 | Lancaster et al. | Aug 1998 | A |
5915167 | Leedy | Jun 1999 | A |
6040605 | Sano et al. | Mar 2000 | A |
6057862 | Margulis | May 2000 | A |
6107133 | Furukawa et al. | Aug 2000 | A |
6118171 | Davies et al. | Sep 2000 | A |
6130838 | Kim et al. | Oct 2000 | A |
6314046 | Kamiya et al. | Nov 2001 | B1 |
6434053 | Fujiwara | Aug 2002 | B1 |
6580124 | Cleeves et al. | Jun 2003 | B1 |
6744094 | Forbes | Jun 2004 | B2 |
6774458 | Fricke et al. | Aug 2004 | B2 |
6873004 | Han et al. | Mar 2005 | B1 |
6881994 | Lee et al. | Apr 2005 | B2 |
6946703 | Ryu et al. | Sep 2005 | B2 |
7005350 | Walker et al. | Feb 2006 | B2 |
7307308 | Lee | Dec 2007 | B2 |
7489002 | Forbes et al. | Feb 2009 | B2 |
7524725 | Chung | Apr 2009 | B2 |
7612411 | Walker | Nov 2009 | B2 |
7804145 | Shimizu et al. | Sep 2010 | B2 |
8026521 | Or-Bach et al. | Sep 2011 | B1 |
8139418 | Carman | Mar 2012 | B2 |
8178396 | Sinha et al. | May 2012 | B2 |
8630114 | Lue | Jan 2014 | B2 |
8767473 | Shim et al. | Jul 2014 | B2 |
8848425 | Schloss | Sep 2014 | B2 |
8878278 | Alsmeier et al. | Nov 2014 | B2 |
9190293 | Wang et al. | Nov 2015 | B2 |
9202694 | Konevecki et al. | Dec 2015 | B2 |
9230985 | Wu et al. | Jan 2016 | B1 |
9412752 | Yeh et al. | Aug 2016 | B1 |
9455268 | Oh et al. | Sep 2016 | B2 |
9620605 | Liang et al. | Apr 2017 | B2 |
9633944 | Kim | Apr 2017 | B2 |
9748172 | Takaki | Aug 2017 | B2 |
9799761 | Or-Bach et al. | Oct 2017 | B2 |
9842651 | Harari | Dec 2017 | B2 |
9892800 | Harari | Feb 2018 | B2 |
9911497 | Harari | Mar 2018 | B1 |
10074667 | Higashi | Sep 2018 | B1 |
10096364 | Harari | Oct 2018 | B2 |
10121553 | Harari et al. | Nov 2018 | B2 |
10217667 | Or-Bach et al. | Feb 2019 | B2 |
10249370 | Harari | Apr 2019 | B2 |
10254968 | Gazit et al. | Apr 2019 | B1 |
10283493 | Nishida | May 2019 | B1 |
10319696 | Nakano | Jun 2019 | B1 |
10373956 | Gupta et al. | Aug 2019 | B2 |
10381370 | Shin et al. | Aug 2019 | B2 |
10381378 | Harari | Aug 2019 | B1 |
10395737 | Harari | Aug 2019 | B2 |
10431596 | Herner et al. | Oct 2019 | B2 |
10475812 | Harari | Nov 2019 | B2 |
10622377 | Harari et al. | Apr 2020 | B2 |
10692837 | Kim et al. | Jun 2020 | B1 |
10692874 | Harari et al. | Jun 2020 | B2 |
20010030340 | Fujiwara | Oct 2001 | A1 |
20010053092 | Kosaka et al. | Dec 2001 | A1 |
20020028541 | Lee | Mar 2002 | A1 |
20020051378 | Ohsawa | May 2002 | A1 |
20020193484 | Albee | Dec 2002 | A1 |
20040214387 | Madurawe et al. | Oct 2004 | A1 |
20040246807 | Lee | Dec 2004 | A1 |
20040262681 | Masuoka et al. | Dec 2004 | A1 |
20040262772 | Ramanathan et al. | Dec 2004 | A1 |
20050128815 | Ishikawa et al. | Jun 2005 | A1 |
20050280061 | Lee | Dec 2005 | A1 |
20060080457 | Hiramatsu et al. | Apr 2006 | A1 |
20060155921 | Gorobets et al. | Jul 2006 | A1 |
20060212651 | Ashmore | Sep 2006 | A1 |
20070192518 | Rupanagunta et al. | Aug 2007 | A1 |
20070252201 | Kito et al. | Nov 2007 | A1 |
20080022026 | Yang et al. | Jan 2008 | A1 |
20080073635 | Kiyotoshi et al. | Mar 2008 | A1 |
20080239812 | Naofumi et al. | Oct 2008 | A1 |
20080301359 | Smith | Dec 2008 | A1 |
20090057722 | Masuoka et al. | Mar 2009 | A1 |
20090157946 | Arya | Jun 2009 | A1 |
20090237996 | Kirsch et al. | Sep 2009 | A1 |
20090279360 | Peter et al. | Nov 2009 | A1 |
20090316487 | Lee et al. | Dec 2009 | A1 |
20100124116 | Takashi et al. | May 2010 | A1 |
20100128509 | Kim et al. | May 2010 | A1 |
20100219392 | Awaya et al. | Sep 2010 | A1 |
20100254191 | Son et al. | Oct 2010 | A1 |
20100320526 | Kidoh et al. | Dec 2010 | A1 |
20110044113 | Kim | Feb 2011 | A1 |
20110115011 | Masuoka et al. | May 2011 | A1 |
20110134705 | Jones et al. | Jun 2011 | A1 |
20110169071 | Uenaka et al. | Jul 2011 | A1 |
20110208905 | Shaeffer et al. | Aug 2011 | A1 |
20110298013 | Hwang et al. | Dec 2011 | A1 |
20120182801 | Lue | Jul 2012 | A1 |
20120243314 | Takashi | Sep 2012 | A1 |
20120307568 | Banna et al. | Dec 2012 | A1 |
20130031325 | Nakamoto et al. | Jan 2013 | A1 |
20130256780 | Kai et al. | Oct 2013 | A1 |
20140015036 | Fursin et al. | Jan 2014 | A1 |
20140040698 | Loh et al. | Feb 2014 | A1 |
20140075135 | Choi et al. | Mar 2014 | A1 |
20140117366 | Saitoh | May 2014 | A1 |
20140151774 | Rhie | Jun 2014 | A1 |
20140173017 | Takagi et al. | Jun 2014 | A1 |
20140229131 | Cohen et al. | Aug 2014 | A1 |
20140247674 | Karda et al. | Sep 2014 | A1 |
20140328128 | Louie et al. | Nov 2014 | A1 |
20140340952 | Ramaswamy et al. | Nov 2014 | A1 |
20150098272 | Kasolra et al. | Apr 2015 | A1 |
20150113214 | Sutardja | Apr 2015 | A1 |
20150155876 | Jayasena et al. | Jun 2015 | A1 |
20150194440 | Noh et al. | Jul 2015 | A1 |
20150220463 | Fluman et al. | Aug 2015 | A1 |
20150249143 | Sano | Sep 2015 | A1 |
20150372099 | Chen et al. | Dec 2015 | A1 |
20160013156 | Zhai et al. | Jan 2016 | A1 |
20160019951 | Park et al. | Jan 2016 | A1 |
20160020169 | Matsuda | Jan 2016 | A1 |
20160086970 | Peng | Mar 2016 | A1 |
20160225860 | Karda et al. | Aug 2016 | A1 |
20160300724 | Levy et al. | Oct 2016 | A1 |
20160314042 | Plants | Oct 2016 | A1 |
20160321002 | Jung et al. | Nov 2016 | A1 |
20170077230 | Ikeda et al. | Mar 2017 | A1 |
20170092370 | Harari | Mar 2017 | A1 |
20170092371 | Harari | Mar 2017 | A1 |
20170148517 | Harari | May 2017 | A1 |
20170148810 | Kai et al. | May 2017 | A1 |
20170316981 | Chen | Nov 2017 | A1 |
20170358594 | Lu et al. | Dec 2017 | A1 |
20180061851 | Ootsuka | Mar 2018 | A1 |
20180095127 | Pappu et al. | Apr 2018 | A1 |
20180108416 | Harari | Apr 2018 | A1 |
20180269229 | Or-Bach et al. | Sep 2018 | A1 |
20180331042 | Manusharow et al. | Nov 2018 | A1 |
20180366471 | Harari et al. | Dec 2018 | A1 |
20180366485 | Harari | Dec 2018 | A1 |
20180366489 | Harari et al. | Dec 2018 | A1 |
20190006009 | Harari | Jan 2019 | A1 |
20190019564 | Li et al. | Jan 2019 | A1 |
20190067327 | Herner et al. | Feb 2019 | A1 |
20190157296 | Harari et al. | May 2019 | A1 |
20190180821 | Harari | Jun 2019 | A1 |
20190206890 | Harari et al. | Jul 2019 | A1 |
20190244971 | Harari | Aug 2019 | A1 |
20190259769 | Karda et al. | Aug 2019 | A1 |
20190303042 | Kim et al. | Oct 2019 | A1 |
20190325964 | Harari | Oct 2019 | A1 |
20190319044 | Harari | Nov 2019 | A1 |
20190348424 | Karda et al. | Nov 2019 | A1 |
20190355672 | Fujita et al. | Nov 2019 | A1 |
20190355747 | Herner et al. | Nov 2019 | A1 |
20190370117 | Fruchtman et al. | Dec 2019 | A1 |
20190393241 | Baek et al. | Dec 2019 | A1 |
20200051990 | Harari et al. | Feb 2020 | A1 |
20200098738 | Herner et al. | Mar 2020 | A1 |
20200098779 | Cernea et al. | Mar 2020 | A1 |
20200176468 | Herner et al. | Jun 2020 | A1 |
20200201718 | Richter et al. | Jun 2020 | A1 |
20200227123 | Salahuddin et al. | Jul 2020 | A1 |
20200243486 | Quader et al. | Jul 2020 | A1 |
20200258897 | Yan et al. | Aug 2020 | A1 |
20210247910 | Kim et al. | Aug 2021 | A1 |
20210248094 | Norman et al. | Aug 2021 | A1 |
20210265308 | Norman et al. | Aug 2021 | A1 |
Number | Date | Country |
---|---|---|
2010108522 | May 2010 | JP |
2011028540 | Feb 2011 | JP |
20120085591 | Aug 2012 | KR |
2018236937 | Dec 2018 | WO |
Entry |
---|
“EP Extended Search Report EP168690149.3”, dated Oct. 18, 2019. |
“European Search Report, EP 16852238.1”, dated Mar. 28, 2019. |
“European Search Report, EP17844550.8”, dated Aug. 12, 2020, 11 pages. |
“Invitation to Pay Additional Fees (PCT/ISA/206), PCT/US2020/015710”, dated Mar. 20, 2020, 2 pages. |
“Notification of Reasons for Refusal, Japanese Patent Application 2018-527740”, (English translation), dated Nov. 4, 2020, 8 pages. |
“Partial European Search Report EP 16869049.3”, dated Jul. 1, 2019, pp. 1-12. |
“PCT Search Report and Written Opinion, PCT/US2018/038373”, dated Sep. 10, 2018. |
“PCT Search Report and Written Opinion, PCT/US2019/014319”, dated Apr. 15, 2019. |
“PCT Search Report and Written Opinion, PCT/US2019/052164”, dated Feb. 27, 2020. |
“PCT Search Report and Written Opinion, PCT/US2019/052446”, dated Dec. 11, 2019. |
“PCT Search Report and Written Opinion, PCT/US2020/015710”, dated Jun. 9, 2020. |
“PCT Search Report and Written Opinion, PCT/US2020/017494”, dated Jul. 20, 2020, 13 pages. |
“PCT Search Report and Written Opinion, PCT/US2021/016964”, dated Jun. 15, 2021, 19 pages. |
Hou, S. Y., et al., “Wafer-Leval Integration of an Advanced Logic-Memory System Through the Second-Generation CoWoS Technology”, IEEE Transactions on Electron Devices, vol. 64, No. 10, Oct. 2017, 4071-4077. |
Kim, N. , et al., “Multi-layered Vertical gate NANO Flash Overcoming Stacking Limit for Terabit Density Storage”, Symposium on VLSI Tech. Dig. of Technical Papers, 2009, pp. 188-189. |
Lue, H.T. , et al., “A Highly Scalable 8- Layer 3D Vertical-gate {VG) TFT NANO Flash Using Junction-Free Buried Channel BE-SONOS Device”, Symposium on VLSI: Tech. Dig. of Technical Papers, 2010, pp. 131-132. |
Tanaka, T. , et al., “A 768 GB 3b/cell 3D-Floaling-Gate NANO Flash Memory”, Digest of Technical Papers, the 2016 EEE International Solid-Slate Circuits Conference, 2016, pp. 142-144. |
Wann, H.C. , et al., “High-Endurance Ultra-Thin Tunnel Oxide in Monos Device Structure for Dynamic Memory Application”, IEEE Electron Device letters, vol. 16, No. 11, Nov. 1995, pp. 491-493. |
Number | Date | Country | |
---|---|---|---|
20220293623 A1 | Sep 2022 | US |
Number | Date | Country | |
---|---|---|---|
62947405 | Dec 2019 | US | |
62804080 | Feb 2019 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 16786463 | Feb 2020 | US |
Child | 17804986 | US |