This disclosure relates to semiconductor processing and, in particular, to forming silicon-filled openings having no or a low occurrence of voids in the silicon fill.
Semiconductor devices typically include openings that have been filled with polysilicon, which may form constituent parts of various electronic devices. The fill may include depositing a layer of silicon on side and bottom surfaces of the opening, with the layer filling in the opening from the sides and bottom as it grows. The growth of the layer may not be completely uniform, however, causing voids, such as seams, to form in the interior of the opening. In some cases, these voids may be caused by the deposition process, in which silicon may deposit at a higher rate at the top of the opening than at the bottom, thereby causing the top of the opening to close up first, leaving the voids in the interior of the opening.
In some embodiments, a method for semiconductor processing is provided. The method includes depositing an amorphous silicon film onto a substrate at a deposition temperature in a deposition chamber. The substrate has a trench and the amorphous silicon film is deposited to a thickness sufficient to fill the trench. The deposited amorphous silicon film is exposed to an oxidizing gas, a nitriding gas, or an n-type dopant gas at a temperature of about 575° C. or below. The substrate is subsequently heated to an anneal temperature. The substrate is then maintained at the anneal temperature to crystallize the amorphous silicon film in the trench. This anneal may convert the amorphous silicon film to a polysilicon film.
In some embodiments, the deposition temperature is about 550° C. or below. The anneal temperature may be about 580° C. or higher. The substrate may be maintained at the anneal temperatures for about 30 minutes or more. In some embodiments, exposing the substrate to the n-type dopant gas comprises exposing the substrate to a phosphorus-containing gas, an arsenic-containing gas, or an antimony-containing gas.
In some other embodiments, a method for semiconductor processing is provided. The method includes depositing a silicon film on a substrate and into an opening in the substrate, thereby filling the opening. Portions of the silicon film in the opening comprises a void. The method further includes exposing a surface of the amorphous silicon film to a silicon mobility inhibitor and subsequently reducing a size of the void by annealing the silicon film.
One proposed approach for eliminating voids in openings filled with silicon is to perform an anneal after depositing the silicon into the openings. As used herein, the silicon in the openings may also be referred to as a silicon fill. It has been contemplated that the anneal would cause a crystallization of the silicon, along with a rearrangement or movement of the silicon atoms, thereby causing the voids or seams to disappear or be “healed.”
It has been found, however, that such an anneal produced other undesirable changes in the deposited silicon. For example, the anneal was found to cause extreme roughening of the deposited silicon. Examples of such roughening are shown in
In some embodiments, silicon-filled openings are formed having no or exceptionally small voids in the silicon fill, while maintaining a smooth exposed silicon surface. In some embodiments, an opening in a substrate may be filled with silicon, which may be amorphous silicon. In some embodiments, the silicon fill may include a plurality of deposited layers (e.g., including a doped silicon layer), with a final, top layer of amorphous silicon completing the fill of the opening. The silicon in the openings may have voids, such as seams, which may be, e.g., near the center of the openings. Consequently, the voids may be closed volumes in the interior of the opening. The silicon fill is exposed to a silicon mobility inhibitor and is subsequently annealed. Advantageously, after the anneal, the voids may be reduced in size and, in some embodiments, this reduction in size may occur to such an extent that the voids are eliminated. Additionally, the anneal may crystallize amorphous silicon by converting the amorphous silicon to a more crystalline form of silicon, e.g., to polysilicon. In some embodiments, the anneal may convert the amorphous silicon fill to a polysilicon fill.
Without being limited by theory, the silicon mobility inhibitor is believed to interact with exposed silicon to limit the movement of silicon atoms. Advantageously, the natural pinching behavior in some depositions, which can cause the formation of voids, also prevents or limits the movement of the mobility inhibitor into the voids. As a result, silicon atoms in the interiors of the filled openings are relatively free to move and to rearrange during an anneal, while the silicon atoms on the exposed surface are limited in their movements by the exposure to the mobility inhibitor. Advantageously, this difference in movement of silicon atoms allows the voids to be eliminated or reduced without roughening the exposed surface. Thus, the exposed surface remains substantially as smooth as it was immediately after being deposited.
Examples of silicon mobility inhibitors include oxygen-containing chemical species, for example oxidizing species such as oxygen (O2) and oxygen-containing compounds, including NO, N2O, NO2, CO2, H2O, and alcohols. In some embodiments, the mobility inhibitor may be a semiconductor dopant such as PH3, AsH3, and SbH3. In some embodiments, the mobility inhibitor may be a nitriding species, e.g., NH3. In some embodiments, combinations of the above noted mobility inhibitors may be utilized.
With reference now to the drawings,
With continued reference to
In some other embodiments, the silicon film is deposited under conditions that form an amorphous silicon film. For example, the deposition temperature may be sufficiently low that the silicon film grows in the amorphous state. In some embodiments, the deposition temperature is about 550° C. or less (e.g., about 550° C. to about 480° C.), about 530° C. or less (e.g., about 530° C. to about 485° C.), or about 510° C. or less (e.g., about 510° C. to about 490° C.). Such amorphous silicon films may be deposited with higher step coverage than as-deposited, polycrystalline silicon films, thereby providing smaller voids and facilitating a faster void removal in later blocks 120 and 130. An example of a process for the deposition of the amorphous silicon film has the following conditions:
In addition to SiH4, other non-limiting examples of silicon sources or precursors for depositing the silicon film in the opening include silanes generally, such as disilane, trisilane, or chlorosilanes.
With continued reference to
In some embodiments, providing 110 includes filling the opening with a plurality of layers of material, with the final layer filling the opening being an amorphous silicon layer. For example, the opening may be partially filled with a silicon layer, such as an amorphous silicon layer what contains a mobility inhibitor, the layer having a thickness that is insufficient to completely fill an entire volume of the trench, leaving open an upper portion of the trench near the top of the trench in some embodiments. In some embodiments, the mobility inhibitor is an electrical dopant, such as phosphorus or arsenic. The amorphous silicon layer may be doped by various methods, including, for example, as-deposited doping. The trench is subsequently filled with an undoped amorphous silicon layer such that the trench is filled in and the top of the trench is closed. In some embodiments, the undoped amorphous silicon film has a thickness of about 5 nm or more, or 10 nm or more, which can facilitate having a sufficient quantity of material to rearrange and heal voids in the filled opening, during a subsequent anneal, as discussed herein.
It will be appreciated that silicon film deposited into the opening will fill the opening by growing on the sides and bottoms of the opening. The growth may be uneven and voids may be formed, e.g., along the centerline of the opening where films growing on opposing sides of the opening converge. For example, without being limited by theory, opposing portions of the film at upper portions of the opening, near the mouth of the opening, may converge first. This may block off further deposition in lower portions of the opening, thereby causing voids to form in the silicon fill. Thus, the filled opening may be closed at its mouth by the silicon film, but have voids in its interior.
With continued reference to
In some embodiments, exposing 120 the silicon fill to the silicon mobility inhibitor may include introducing the silicon mobility inhibitor into a process chamber containing the substrate with the silicon fill. For example, the silicon mobility inhibitor may be flowed into the process chamber as a gas. In some embodiments, the process chamber is the same chamber in which the silicon fill was deposited. In some other embodiments, the substrate is removed from the deposition chamber for exposure to the silicon mobility inhibitor. For example, exposing 120 the silicon fill to the silicon mobility inhibitor may include exposing the silicon fill to the ambient air during transport from the deposition chamber to an anneal chamber for annealing 130 the silicon fill. In some embodiments, the deposition and anneal are performed in the same process chamber and exposure to the silicon mobility inhibitor may be accomplished by unloading the substrate to expose it to air and then reloading the substrate into the process chamber. In some embodiments, depositing the silicon fill, exposing the silicon fill to the silicon mobility inhibitor, and annealing the silicon fill are all performed in the same process chamber without unloading the substrates from the process chamber in between any of these depositing, exposing, and unloading steps.
In some embodiments, the exposure to the silicon mobility inhibitor is performed at a temperature that is lower than a temperature at which the silicon atoms at the surface of the silicon fill become mobile and rearrange. As noted herein, annealing the silicon fill without exposure to the silicon mobility inhibitor can increase the roughness of the deposited silicon. To guard against such roughening, in some embodiments, the substrate is not heated above 575° C. until after exposure to the mobility inhibitor. In some embodiments, the exposure is performed at the deposition temperature. In some other embodiments, the exposure is performed at least partly during heating of the substrate from the deposition temperature to the anneal temperature, provided that the exposure starts at a temperature lower than 575° C.
It will be appreciated that the duration of the exposure is sufficient for the mobility inhibitor to interact with the surface of the silicon fill to prevent roughening of that surface. In some embodiments, the exposure occurs for a duration of about 1 minute or more. In some embodiments, a thin layer (e.g., a monolayer or less) of the mobility inhibitor is deposited by the exposure.
With continued reference to
The anneal temperature is generally higher than the deposition temperature and causes silicon atoms in the silicon fill to move, thereby eliminating or reducing the sizes of voids in the silicon fill. In some embodiments, the anneal temperature is about 580° C. or higher (e.g., including about 580° C. to about 900° C.), about 600° C. or higher (e.g., including about 600° C. to about 850° C.), or about 700° C. or higher (e.g., including about 700° C. to about 800° C.). In some embodiments, the duration of the anneal is about 30 minutes or more, or about 60 minutes or more. Advantageously, voids in the silicon fill are not observable or made nearly undetectable by visual inspection after the anneal, while the surface of the deposited silicon remains substantially as smooth as it was before the anneal. In addition, the anneal can advantageously crystallize the amorphous silicon.
With reference again to
With continued reference to
Various Figures discussed below document experiments for forming silicon-filled openings with no or very small voids. The deposition and anneal processes were performed in an A412™ vertical furnace available from ASM International N.V. of Almere, the Netherlands. The furnace has a process chamber that can accommodate a load of 150 semiconductor substrates, or wafers, having a diameter of 300 mm, with the substrates held in a wafer boat.
After the deposition, as noted above, the substrates were unloaded from the deposition furnace and transported to an anneal furnace where they were annealed in N2 at atmospheric pressure at the following conditions: A) 600° C., 240 min; B) 700° C., 120 min; and C) 800° C., 60 min. The substrates are exposed to oxygen in the atmospheric air during transport from the deposition furnace to the anneal furnace. Desirably, no voids or seams are visible in the silicon fill in any of
Unloading substrates from the deposition chamber may be time consuming. In some experiments, the amorphous silicon film was deposited and annealed under conditions similar to those above. However, substrates were not removed from the deposition chamber during the exposure to a mobility inhibitor. Rather, the amorphous silicon film was exposed to PH3 (1% in N2 or H2), which was flowed into the deposition chamber at a flow rate of 66 sccm, with the deposition pressure at 200 mTorr and deposition temperature at 520° C. The silicon film was exposed to the PH3 for 10 minutes. It was found that this exposure was effective in substantially completely suppressing surface roughening during a subsequent anneal, while also eliminating voids in the silicon fill. It is contemplated that similar results may be achieved by exposing the amorphous silicon film in-situ (in the deposition chamber) to a flow of oxygen for, e.g., 1 minute or more.
It will be appreciated by those skilled in the art that various omissions, additions and modifications can be made to the processes and structures described above without departing from the scope of the invention. It is contemplated that various combinations or sub-combinations of the specific features and aspects of the embodiments may be made and still fall within the scope of the description. Various features and aspects of the disclosed embodiments can be combined with, or substituted for, one another in order. All such modifications and changes are intended to fall within the scope of the invention, as defined by the appended claims.
This application is a continuation-in-part of U.S. patent application Ser. No. 14/335,446, filed on Jul. 18, 2014 and titled “PROCESS FOR FORMING SILICON-FILLED OPENINGS WITH A REDUCED OCCURRENCE OF VOIDS” (now U.S. Pat. No. 9,443,730). This application is also a continuation-in-part of U.S. patent application Ser. No. 14/555,379, filed on Nov. 26, 2014 and titled “PROCESS FOR FORMING SILICON-FILLED OPENINGS WITH A REDUCED OCCURRENCE OF VOIDS” (abandoned), which is a continuation-in-part of U.S. patent application Ser. No. 14/335,446, filed on Jul. 18, 2014 and titled “PROCESS FOR FORMING SILICON-FILLED OPENINGS WITH A REDUCED OCCURRENCE OF VOIDS” (now U.S. Pat. No. 9,443,730). The entire disclosures of both priority documents are incorporated by reference herein.
Number | Name | Date | Kind |
---|---|---|---|
3900597 | Chruma et al. | Aug 1975 | A |
4062707 | Mochizuki et al. | Dec 1977 | A |
4217374 | Ovshinsky et al. | Aug 1980 | A |
4237150 | Wiesmann | Dec 1980 | A |
4341818 | Adams et al. | Jul 1982 | A |
4379020 | Glaeser et al. | Apr 1983 | A |
4404236 | Komatsu et al. | Sep 1983 | A |
4444812 | Gutsche | Apr 1984 | A |
4466922 | Weitz et al. | Aug 1984 | A |
4592933 | Meyerson et al. | Jun 1986 | A |
4634605 | Wiesmann | Jan 1987 | A |
4745088 | Inoue et al. | May 1988 | A |
4829017 | Malhi | May 1989 | A |
4834020 | Bartholomew et al. | May 1989 | A |
4843022 | Yamazaki | Jun 1989 | A |
4963506 | Liaw et al. | Oct 1990 | A |
5013691 | Lory et al. | May 1991 | A |
5017308 | Iijima et al. | May 1991 | A |
5037666 | Mori | Aug 1991 | A |
5065273 | Rajeevakumar | Nov 1991 | A |
5075749 | Chi et al. | Dec 1991 | A |
5080933 | Grupen-Shemansy et al. | Jan 1992 | A |
5082696 | Sharp | Jan 1992 | A |
5097381 | Vo | Mar 1992 | A |
5192708 | Beyer et al. | Mar 1993 | A |
5198387 | Tang | Mar 1993 | A |
5250452 | Ozturk et al. | Oct 1993 | A |
5254369 | Arai et al. | Oct 1993 | A |
5256588 | Witek et al. | Oct 1993 | A |
5266526 | Aoyama | Nov 1993 | A |
5290358 | Rubloff et al. | Mar 1994 | A |
5298790 | Harmon et al. | Mar 1994 | A |
5310698 | Wild | May 1994 | A |
5314845 | Lee et al. | May 1994 | A |
5324684 | Kermani et al. | Jun 1994 | A |
5326722 | Huang | Jul 1994 | A |
5371039 | Ogaro | Dec 1994 | A |
5525540 | Zenke et al. | Jun 1996 | A |
5576059 | Beinglass et al. | Nov 1996 | A |
5593727 | Desu et al. | Jan 1997 | A |
5607511 | Meyerson | Mar 1997 | A |
5607724 | Beinglass et al. | Mar 1997 | A |
5614257 | Beinglass et al. | Mar 1997 | A |
5627092 | Alsmeier et al. | May 1997 | A |
5635242 | Agnello et al. | Jun 1997 | A |
5677219 | Mazure et al. | Oct 1997 | A |
5695819 | Beinglass et al. | Dec 1997 | A |
5700520 | Beinglass et al. | Dec 1997 | A |
5753526 | Ozaki | May 1998 | A |
5786027 | Rolfson | Jul 1998 | A |
5838045 | Muller et al. | Nov 1998 | A |
5863598 | Venkatesan et al. | Jan 1999 | A |
5874129 | Beinglass et al. | Feb 1999 | A |
5876797 | Beinglass et al. | Mar 1999 | A |
5888876 | Shiozawa | Mar 1999 | A |
5888906 | Sandhu et al. | Mar 1999 | A |
5905279 | Nitayama et al. | May 1999 | A |
5910019 | Watanabe et al. | Jun 1999 | A |
5913125 | Brouillette | Jun 1999 | A |
5972116 | Takagi | Oct 1999 | A |
6004029 | Moslehi | Dec 1999 | A |
6022806 | Sato et al. | Feb 2000 | A |
6057216 | Economikos et al. | May 2000 | A |
6067680 | Pan et al. | May 2000 | A |
6121081 | Thakur | Sep 2000 | A |
6150686 | Sigiura et al. | Nov 2000 | A |
6204206 | Hurley | Mar 2001 | B1 |
6232196 | Raaijmakers et al. | May 2001 | B1 |
6297088 | King | Oct 2001 | B1 |
6306761 | Taguchi | Oct 2001 | B1 |
6461437 | Kubota | Oct 2002 | B1 |
6489066 | Mirkanimi | Dec 2002 | B2 |
6809005 | Ranade et al. | Oct 2004 | B2 |
6861334 | Raaijmakers et al. | Mar 2005 | B2 |
7087536 | Nemani et al. | Aug 2006 | B2 |
7157327 | Haupt | Jan 2007 | B2 |
7288463 | Papassouliotis | Oct 2007 | B1 |
8076251 | Akae et al. | Dec 2011 | B2 |
8187948 | Chen et al. | May 2012 | B2 |
8415258 | Akae et al. | Apr 2013 | B2 |
8592005 | Ueda | Nov 2013 | B2 |
8664127 | Bhatia et al. | Mar 2014 | B2 |
8722510 | Watanabe et al. | May 2014 | B2 |
8945305 | Marsh | Feb 2015 | B2 |
8945339 | Kakimoto et al. | Feb 2015 | B2 |
9023738 | Kato et al. | May 2015 | B2 |
9190264 | Yuasa et al. | Nov 2015 | B2 |
9257274 | Kang et al. | Feb 2016 | B2 |
20020139775 | Chang | Oct 2002 | A1 |
20050112282 | Gordon et al. | May 2005 | A1 |
20060046518 | Hill et al. | Mar 2006 | A1 |
20070026651 | Leam | Feb 2007 | A1 |
20080185635 | Yanagi | Aug 2008 | A1 |
20080242097 | Boescke et al. | Oct 2008 | A1 |
20110049461 | Breitwisch | Mar 2011 | A1 |
20120149213 | Nittala | Jun 2012 | A1 |
20130005142 | Kakimoto et al. | Jan 2013 | A1 |
20130105796 | Liu et al. | May 2013 | A1 |
20140179085 | Hirose et al. | Jun 2014 | A1 |
20140193983 | Lavoie | Jul 2014 | A1 |
20140256156 | Harada et al. | Sep 2014 | A1 |
20140273531 | Niskanen et al. | Sep 2014 | A1 |
20150179427 | Hirose et al. | Jun 2015 | A1 |
20150243545 | Tang et al. | Aug 2015 | A1 |
20150255324 | Li et al. | Sep 2015 | A1 |
20160013042 | Hashimoto et al. | Jan 2016 | A1 |
20160020094 | Van Aerde et al. | Jan 2016 | A1 |
20160093528 | Chandrashekar et al. | Mar 2016 | A1 |
20160141176 | Van Aerde et al. | May 2016 | A1 |
20160276148 | Qian | Sep 2016 | A1 |
Number | Date | Country |
---|---|---|
0 634 785 | Jan 1995 | EP |
0 933 804 | Dec 1998 | EP |
0 923 113 | Jun 1999 | EP |
0 794 567 | Jan 2000 | EP |
51-1389 | Jan 1976 | JP |
54-004066 | Jan 1979 | JP |
60-036662 | Feb 1985 | JP |
62-230979 | Oct 1987 | JP |
63-3414 | Jan 1988 | JP |
63-239811 | Oct 1988 | JP |
63-258016 | Oct 1988 | JP |
2-119223 | May 1990 | JP |
2-122076 | May 1990 | JP |
2-208293 | Aug 1990 | JP |
07-078863 | Mar 1995 | JP |
08-055803 | Feb 1996 | JP |
08-088333 | Apr 1996 | JP |
08-186081 | Jul 1996 | JP |
08-201399 | Jul 1996 | JP |
09-036230 | Feb 1997 | JP |
09-162126 | Jun 1997 | JP |
09-246498 | Sep 1997 | JP |
10-012731 | Jan 1998 | JP |
10-027885 | Jan 1998 | JP |
10-050830 | Feb 1998 | JP |
WO 2014107290 | Jul 2014 | WO |
Entry |
---|
Arienzo et al., “In Situ Arsenic-Doped Polysilicon for VLSI Applications,” Transactions on Electron Devices ED33(1):1535-1538 (1986). |
Bloem, J. “High Chemical Vapour Deposition Rates of Epitaxial Silicon Layers,” J. of Crystal Growth, vol. 18, pp. 70-76 (1973). |
Bunshah et al., “Deposition Technologies for Films and Coatings: Developments and Applications,” Noyes Publications, p. 357 (1982). |
Claasen et al., “The Deposition of Silicon from Silane in a Low-Pressure Hot-Wall System,” J. of Crystal Growth, vol. 57, pp. 259-266 (1982). |
Decision on Appeal—U.S. Appl. No. 10/347,849, dated May 31, 2006, 15 pages. |
Kem, W., “Advances in Deposition Processes for Passivation Films,” J. Vac. Sci. Technol., vol. 14, No. 5, pp. 1082-1099 (1977). |
Kleijn, C.R., “A Mathematical Model of the Hydrodynamics and Gas-Phase Reactions in Silicon LPCVD in a Single-Wafer Reactor,” J. Electrochem. Soc., vol. 138, No. 7, pp. 2190-2200 (Jul. 1991). |
Morosanu, C.E., “Thin Films by Chemical Vapor Deposition,” Elsevier, pp. 48, 107 (1990). |
Schuegraf, K.K., Handbook of Thin-Film Deposition Processes and Techniques, Noyes Publication, pp. 80-81, 86, 93 (1988). |
Wolf et al., Silicon Processing for the VLSI Era, vol. 1, Lattice Press, pp. 175-182 (1986). |
European Search Report dated Nov. 17, 2015 in corresponding European Patent Application No. 151547221.4. |
Coffa et al., “Defectr Production and Annealing in Ion-Implanted Amorphous Silicon,” Physical Review Letters, vol. 70 No. 24, pp. 3756-3759; 1993. |
Lin et al., “Front-End Integration Effects on Gate Oxide Quality,” Mat. Res. Soc. Symp. Proc., vol. 428, pp. 361-366. |
Voutsas, “Low Temperature Polysilicon Technology for Advanced Display Systems,” Shapu Giho/Sharp Technical Journal, NBo. 69, pp. 51-56; 1987. |
Wu, “Suppression of the Boron Penetration Induced Dielectric Degradation by Using a Stacked-Amorphous-Silicon Film as the Gate Structure for pMOSFET,” IEEE Transactions on Electron Devices, vol. 43 No. 2; pp. 303-310; 1996. |
Number | Date | Country | |
---|---|---|---|
20160141176 A1 | May 2016 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 14335446 | Jul 2014 | US |
Child | 14941322 | US | |
Parent | 14555379 | Nov 2014 | US |
Child | 14335446 | US | |
Parent | 14335446 | Jul 2014 | US |
Child | 14555379 | US |