Claims
- 1. A process of fabricating a circuitized structure comprising the steps of:(a) applying a dielectric film to at least one surface of an organic substrate, said organic substrate having circuit elements formed on a top surface of said organic substrate and filled plated through holes formed entirely though said organic substrate; (b) forming microvias in selective portions of said dielectric film so as to expose said circuit elements and portions of said filled plated through holes; (c) sputtering a metal seed layer on said dielectric film and in said microvias, said metal seed layer is in contact with at least said circuit elements and said portions of said filled plated through holes; (d) plating a metallic layer on said metal seed layer; and (e) etching said metallic layer and said metal seed layer to form outer circuitry on said dielectric film, wherein a predetermined number of said outer circuitry is in contact with said circuit elements and said portions of said filled plated through holes.
- 2. The process of claim 1 wherein said dielectric film comprises at least one photoimageable layer or a film that forms microvias when exposed to laser energy.
- 3. A process of fabricating a circuitized structure comprising the steps of:(a) applying a dielectric film that is capable of forming microvias upon subsequent exposure to laser energy to at least one surface of an organic substrate, said organic substrate having circuit elements formed thereon and filled plated through holes formed entirely though said organic substrate; (b) forming said microvias in selective portions of said dielectric film by irradiating the dielectric film with said laser energy so as to expose said circuit elements and portions of said filled plated through holes; (c) cleaning said microvias to remove laser debris; (d) sputtering a metal seed layer on said laser ablated dielectric film and in said microvias, said metal seed layer is in contact with at least said circuit elements and said portions of said filled plated through holes; (e) plating a metallic layer on said metal seed layer; and (f) etching said metallic layer and said metal seed layer to form outer circuitry on said dielectric film, wherein a predetermined number of said outer circuitry is in contact with said circuit elements and said portions of said filled plated through holes.
- 4. The process of claim 3 wherein said dielectric film is applied by lamination.
- 5. The process of claim 3 wherein said laser energy is supplied by a laser source selected from the group consisting of CO2 Nd-YAG and Excimer.
RELATED APPLICATIONS
This application is a divisional of U.S. application Ser. No. 09/005,182, filed Jan. 8, 1998, now U.S. Pat. No. 6,131,279.
US Referenced Citations (31)
Foreign Referenced Citations (5)
Number |
Date |
Country |
05-218645 |
Aug 1993 |
JP |
6-260757 |
Sep 1994 |
JP |
6-310870 |
Nov 1994 |
JP |
07-45948 |
Feb 1995 |
JP |
09-331152 |
Dec 1997 |
JP |