Reacted conductive gate electrodes

Information

  • Patent Grant
  • 8129821
  • Patent Number
    8,129,821
  • Date Filed
    Friday, September 17, 2004
    20 years ago
  • Date Issued
    Tuesday, March 6, 2012
    12 years ago
Abstract
A semiconductor device and a method for fabricating a semiconductor device involve a semiconductor layer that includes a first material and a second material. The first and second materials can be silicon and germanium. A contact of the device has a portion proximal to the semiconductor layer and a portion distal to the semiconductor layer. The distal portion includes the first material and the second material. A metal layer formed adjacent to the relaxed semiconductor layer and adjacent to the distal portion of the contact is simultaneously reacted with the relaxed semiconductor layer and with the distal portion of the contact to provide metallic contact material.
Description
TECHNICAL FIELD

The invention generally relates to semiconductor devices, and, more particularly, to the fabrication and structure of contacts in transistors.


BACKGROUND INFORMATION

Continuous improvements in the fabrication and design of semiconductor transistors used in integrated circuit devices have permitted ever greater area densities of transistors. Development of materials and processing for interconnects and contacts plays a large role in transistor development.


Materials and processes for forming conductive contacts and interconnects must accommodate, for example, dimensional requirements, processing temperatures, reliability needs and materials compatibility. Traditional aluminum-based interconnects have gradually given way to copper interconnects for fine dimensions; cobalt silicide and other metallic materials are gradually supplanting titanium silicide source and drain contacts and titanium silicide caps on doped polycrystalline silicon gate contacts.


Another avenue for improvement in device performance involves the use of newer types of substrates as replacements for traditional silicon wafers. For example, wafers that have a silicon-germanium (SiGe) layer can provide improved channel layer performance in a strained-silicon layer grown on the SiGe layer.


Mobility enhancements obtained from strained silicon, in combination with source-drain and gate silicidation techniques, provide the opportunity to increase speed, reduce power consumption, and provide the basis of other advances in microelectronics, such as analog and digital device integration.


The use of substrates that include a SiGe layer, however, can increase fabrication complexity relative to that for conventional silicon wafer-based devices. For example, formation of source and drain contacts through reaction of a metal layer, such as titanium or cobalt, with SiGe in the substrate has preferred process conditions that are different from silicide formation with relatively pure silicon.


SUMMARY OF THE INVENTION

The invention involves structures and fabrication methods for semiconductor devices that preferably have semiconductor layers including two materials in both a substrate and in a gate contact. The invention provides simplified processing for semiconductor devices, as well as improved semiconductor device structures that include compound and/or alloyed semiconductors in both contacts and substrates. The invention provides for simultaneous reaction of a metal layer to form reacted material contacts in the substrate and a reacted material upper portion of a gate contact. The metal layer exhibits a similar reaction behavior with the semiconductor layers in both the substrate and in the upper portion of the gate contact due to a similar composition ratio of the two materials in both semiconductor layers.


Preferred embodiments of the invention feature substrates and contacts that include one or more semiconductor alloy layers of silicon and germanium. Preferred embodiments include SiGe layers of similar composition in both a substrate and a contact; conductive portions are formed by simultaneously reacting the SiGe layers in the substrate and the contact with a metal layer. Thus, for example, source and drain contacts in a substrate can be formed simultaneously with formation of a conductive upper (distal) portion of a gate contact having a portion that includes the semiconductor alloy. In this way, some processing steps are rendered unnecessary during basic device fabrication.


Simplified processing can be achieved in part because reaction of a metal layer with the substrate and with a semiconductor layer in a gate contact need not be decoupled to accommodate, for example, SiGe in the substrate and polycrystalline silicon in the gate. Proper material selection provides substrates and gate contacts that have similar or identical silicide formation steps. Other benefits can arise, such as lower temperature processing for silicide formation.


In preferred embodiments, the invention features transistors that include a gate electrode including SiGe in at least an upper portion of a gate contact (i.e., electrode) and a strained-silicon channel layer on a relaxed SiGe layer in a substrate. By having SiGe in an upper portion of a gate electrode, the silicidation of gate and source-drain regions can be performed in a single process. A lower portion of the gate contact can have a different material composition, chosen to provide, for example, a desired electrical property and/or compatibility with a gate dielectric material.


Thus, in a first aspect, the invention features a method for fabricating a semiconductor device. The method includes provision of a semiconductor layer that includes a first material and a second material. The semiconductor layer can be an alloy of two or more materials. The first and second materials can be silicon and germanium.


The semiconductor layer can be or include a relaxed layer. The relaxed layer can be part of a substrate having a portion, adjacent to the relaxed layer, with a lattice spacing mismatched to that of the relaxed layer. For example, the relaxed layer can be grown on intermediate layers that accommodate mismatch to a silicon wafer. As another example, the relaxed layer can reside on an oxide layer.


The method also includes the formation of a contact that has a portion proximal to the relaxed semiconductor layer and a portion distal to the relaxed semiconductor layer. The distal portion includes the first material and the second material. A metal layer is formed adjacent to the relaxed semiconductor layer and adjacent to the distal portion of the contact. The metal layer is simultaneously reacted with the relaxed semiconductor layer and with the distal portion of the contact.


The silicon and germanium of the distal portion of the contact can have an atomic density ratio that is substantially the same as an atomic density ratio of the silicon and germanium of the relaxed semiconductor layer. The proximal portion of the contact can consist essentially of silicon or essentially of germanium. Alternatively the proximal portion can include silicon and germanium; the atomic density ratio of the silicon and germanium of the proximal portion can differ from the atomic density ratio of the silicon and germanium of the distal portion.


In a second aspect, the invention features a semiconductor device. The device includes a substrate that has a reacted conductive layer that comprises silicon, germanium and a metallic material. The metallic material can be, e.g., titanium, nickel or cobalt. The device also includes a contact that has a portion proximal to the substrate and a reacted conductive portion distal to the substrate. The reacted conductive distal portion of the contact includes silicon, germanium and the same metallic material as in the substrate reacted conductive layer. The substrate can further include a strained semiconductor layer, for example, of silicon, adjacent to the contact.


In a third aspect, the invention features a semiconductor device that includes a substrate that has a reacted conductive layer comprising a first material, a second material and a metallic material. The device includes a contact having a portion proximal to the substrate and a reacted conductive portion distal to the substrate, the distal portion comprising the first material, the second material and the metallic material.





BRIEF DESCRIPTION OF THE DRAWINGS

In the drawings, like reference characters generally refer to the same parts throughout the different views. Also, the drawings are not necessarily to scale, emphasis instead generally being placed upon illustrating the principles of the invention.



FIG. 1 is a cross-sectional view of a conventional silicon-based MOSFET.



FIG. 2 is a cross-sectional view of an embodiment of a MOSFET that includes a strained-silicon channel layer on a SiGe layer.



FIG. 3 is a graph of sheet resistance versus anneal time.



FIG. 4 is a graph of sheet resistance versus anneal temperature.



FIG. 5 is a flowchart of an embodiment of a method of fabricating a semiconductor device.



FIG. 6 is a cross-sectional view of an embodiment of a substrate used for fabrication of an embodiment of a MOSFET.



FIGS. 7A and 7B are cross-sectional views of structures at intermediate steps during fabrication of an embodiment of a MOSFET, utilizing the substrate of FIG. 6.



FIGS. 8A and 8B are cross-sectional views of structures at fabrication steps that follow the steps illustrated in FIGS. 7A and 7B.





DESCRIPTION

Various features of the invention are well suited to application in metal-oxide-semiconductor (MOS) transistors having Si, Si1-xGex and/or Ge layers in and or on a substrate. The invention provides means to avoid separation of metal layer reaction with the substrate and metal layer reaction with a polycrystalline silicon portion of a gate contact. The invention further provides improved gate design in conjunction with the advantages of a substrate that includes a SiGe layer, among other advantages.


The term “MOS” is here used to refer generally to semiconductor devices that include a conductive gate spaced at least by an insulting layer from a semiconducting channel layer. The terms “SiGe” and “Si1-xGex” are here used interchangeably to refer to silicon-germanium alloys. The term “silicide” is here used to refer to a reaction product of a metal, silicon, and optionally other components, such as germanium. The term “silicide” is also used, less formally, to refer to the reaction product of a metal with an elemental semiconductor, a compound semiconductor or an alloy semiconductor.


First, with reference to FIG. 1, to provide a context for description of features of the invention, the structure and operation of a conventional MOSFET are described. FIG. 1 is cross-sectional view of a conventional silicon-based MOS field-effect transistor (MOSFET) 100. The transistor 100 includes a gate contact 120, a pair of spacers 150, a source 135, a source silicide contact 130, a gate oxide 126, a drain 145, a drain silicide contact 140 and a silicon substrate 110. The transistor 100 is electrically isolated from neighboring transistors by a shallow trench isolation (STI) portion 170.


The gate contact 120 includes a doped, conductive polycrystalline silicon (“polysilicon”) portion 124 proximal to the gate oxide 126 and a distal gate silicide portion 122. The source 135 and drain 145 include doped regions formed by implantation of dopant species into the substrate 110 and annealing, with the spacers 150 controlling the distribution of dopant beneath the gate oxide 126. The silicide contacts 130, 140 and gate silicide portion 122 provide good ohmic interfaces respectively to the source 135 and drain 145 and to the gate polysilicon portion 124.


The MOSFET 100 has a surface channel, which may be defined in physical or electrical terms. Physically, the surface channel is the p-type or n-type silicon that is adjacent to (i.e., below) the gate oxide 126 and which joins the source 135 and drain 145. Electrically, the channel is an inversion layer, which provides current flow between the source 135 and drain 145. Thus, from the electrical point of view, the presence and condition of the channel are variable.



FIG. 2 is a cross-sectional view of an embodiment of a MOSFET 200, which is distinguished from the MOSFET 100 of FIG. 1 by the inclusion of a strained-silicon channel layer on a SiGe layer. The following description of the structure of the MOSFET 200 is limited to features that are substantially different from features of the conventional MOSFET 100.


The MOSFET 200 includes a strained-silicon layer 220, a source 245, a drain 255, a source contact 240, a drain contact 250 and a substrate 210 that includes a relaxed SiGe layer (other embodiments include a strained-SiGe layer). The silicon layer 220 can be epitaxially grown on the substrate 210, and provides a surface channel for the MOSFET 200. The source and drain contacts 240, 250 can be formed by reacting a metal layer with portions of the substrate 210 and the silicon layer 220. The source 245 and the drain 255 can be formed by diffusing a dopant into the substrate 210 silicon layer 220. The source and drain contacts 240, 250 can be formed by depositing a metal layer and reacting the metal layer with a portion of the substrate 210, including, at least, portions of the silicon layer 220 and the relaxed SiGe layer.


Referring now to FIGS. 3 and 4, silicidation of silicon and SiGe are compared. Conventional processing methods would typically decouple the formation of the source and drain contacts 240, 250 and the formation of the distal (upper) gate silicide portion 122 due to the differing silicidation behavior of SiGe in the substrate 210 and the polysilicon in the gate contact with a metal layer. As described below, with reference to FIGS. 3 and 4, the silicide formation rate of silicon can be very different from the silicide formation rate of SiGe. While FIGS. 3 and 4 demonstrate differences in silicidation behavior between Si and SiGe after a single annealing step, it should be noted that silicidation processes can utilize multiple annealing steps, oftentimes with unreacted metal being stripped between anneals.



FIG. 3 is a graph showing two curves of the sheet resistance vs. anneal time for samples having a titanium metal layer on Si and on Si0.7Ge0.3 during reaction at 675° C. Point A indicates a typically desired interval of anneal time, between 100-150 seconds. At this time, the sheet resistance of the Si sample is more twice that of the Si0.7Ge0.3 sample. The sheet resistance of the Si sample eventually drops below that of the Si0.7Ge0.3 sample after more than 4 minutes of annealing. This time variable annealing behavior arises from the differing reaction rates for silicide formation for Ti with Si and with SiGe.



FIG. 4 shows a graph of the sheet resistance vs. anneal temperature for samples of the same material combinations as those in FIG. 3. The graph shows data taken at various time intervals, from 30 seconds to 5 minutes. Curves are shown for the sheet resistance vs. temperature after 2 minutes of reaction time.


Point B indicates a desirable anneal temperature of 675° C. The sheet resistance of the reacted Si sample is more twice that of the reacted Si0.7Ge0.3 sample for anneal times of approximately 2 minutes or less, again demonstrating the difference in the silicidation rates of Si and SiGe for desirable combinations of annealing time and temperature.


One method for overcoming the differences in silicidation rates of gate and source-drain regions is to decouple the gate silicide formation from the source-drain silicidation, as described in U.S. Pat. No. 4,755,478. The decoupled process for siliciding the source-drain regions and gate electrode regions of a SiGe substrate typically requires more processing steps due to separation of silicidation of polysilicon in a gate contact and silicidation of the source-drain contacts, each set of steps having different optimized conditions. Decoupling tends to increase the costs of the overall silicidation process.


The silicidation of Si can occur at a much higher temperature than silicidation of SiGe. Therefore, an optimized silicidation process involving a polysilicon gate can make the SiGe substrate layer vulnerable to, for example, interdiffusion, dislocation redistribution and silicide agglomeration. Features of the invention can remove a need for decoupling, and provide gate contacts and source/drain contacts with similar, optimized processing conditions. The invention can further provide processing at lower temperatures.



FIG. 5 is a flow diagram of an embodiment of a method 500 for fabricating a semiconductor device, according to principles of the invention. Fabrication can begin with provision of a silicon wafer (Step 510). A relaxed layer is provided (Step 520), and includes first and second materials, for example, silicon and germanium. For example, a substrate that includes a relaxed layer of SiGe, intermediate layers of SiGe and a silicon wafer can be provided; see, e.g., commonly assigned U.S. Pat. No. 6,107,653 to Fitzgerald.


A channel layer, for example, of silicon, can be provided adjacent to the relaxed layer (Step 530). For example, a surface channel silicon layer can be epitaxially grown on a SiGe relaxed layer. In some embodiments, a buried channel layer is provided adjacent to the relaxed layer. Some of these embodiments include one or more buried channel layers and a surface channel layer. The channel layers can include, for example Si, Ge or SiGe. The composition of a channel layer can be chosen in cooperation with the composition of a relaxed layer to provide a desired level of strain in the channel layer, as is conventional in the art.


The method 500 further includes formation of a contact adjacent to the relaxed layer (Step 550). The contact includes a portion that is proximal to the relaxed semiconductor layer and a portion that is distal to the relaxed semiconductor layer, i.e., lower and upper portions. The distal portion includes the first material and the second material, and preferably has substantially the same composition as the relaxed semiconductor layer. Similar compositions, for example, of SiGe, in the relaxed layer and in the upper portion of the contact enable similar optimized processing conditions for reaction of a metal layer with the relaxed layer and with the upper portion of the contact. Thus, reaction of a metal layer can proceed simultaneously for the substrate and for the contact.


Formation of the contact can commence with formation of a lower portion that includes Si, Ge or SiGe (Step 540). The distal portion can then be formed from SiGe having a different composition than the semiconductor of the proximal portion. The composition can vary abruptly or smoothly with position in the contact through the proximal and the distal portions. Thus, the composition of the proximal portion can be chosen, for example, for its electrical performance or compatibility with an adjacent gate dielectric, as described in below. The composition of the distal portion, in contrast, can be chosen to provide compatibility with the composition of the relaxed layer.


The method 500 further includes formation of a metal layer adjacent to the relaxed semiconductor layer and the distal portion of the contact (Step 560). The metal can include, for example, titanium, cobalt, nickel, platinum, molybdenum, tungsten and/or zirconium. The metal layer is simultaneously reacted with the substrate and with the distal portion of the contact (Step 570). In preferred embodiments, most of the metal layer that reacts with the substrate will react with the relaxed semiconductor layer, in part because any surface layers will be relatively thin. Thus, in these embodiments, the relaxed layer will dominate over other portions of the substrate in the reaction with the metal layer.


In the case of a substrate that includes a SiGe relaxed semiconductor layer, the above-described method permits the formation of source and drain silicide contacts in a substrate at the same time as formation of a distal germanium silicide portion of a gate contact. Both gate silicide and source and drain silicide can be formed under preferred time and temperature annealing conditions. Thus, rather than decoupling the formation of a conductive cap for the gate contact and formation of source and drain contacts, the invention facilitates simultaneous processing.


Various preferred embodiments of the invention utilize a substrate that includes a SiGe layer. The SiGe layer can be grown on a silicon wafer, and can include more than one layer of alloys of varying composition, thickness and growth conditions. Thus, the substrate can include a SiGe layer or multiple SiGe layers and/or SiGe layers having graded composition. In some embodiments, the SiGe layer includes a relaxed SiGe layer grown on intermediate SiGe layers that accommodate the lattice mismatch with a silicon wafer.


The substrate can include, for example, a silicon wafer, with the SiGe layers grown on the silicon wafer. In this case, an oxide layer can be present between the silicon wafer and the SiGe layer. Other types of wafers can be used as a base for a substrate, e.g., silicon-on-insulator (SOI) wafers, germanium wafers, glass substrates and laminated substrates.


A channel layer can be a surface or a buried layer, and can be formed, for example, from silicon, germanium or a combination of silicon and germanium. For example, a buried channel layer can be a strained silicon layer epitaxially grown on a relaxed SiGe layer. Alternatively, the buried layer, can be germanium or can be SiGe having a composition that is different from the SiGe of the relaxed layer.


For example, the buried channel layer can have a composition of Si1-xGex while the relaxed layer has a composition of Si1-yGey. For x>y, the buried SiGe layer is under compressive stress, and thus exhibits a compressive strain. Thus, material combinations can be chosen to provide a p-channel MOSFET, preferably by providing a compressively strained SiGe buried layer, or an n-channel MOSFET, preferable by providing a tensilely strained silicon layer.


Some preferred embodiments of the invention use relaxed SiGe layers grown on silicon substrates. Silicon, germanium and SiGe layers can be grown via known epitaxial growth techniques. Growth of a buried layer of silicon, germanium or SiGe on a SiGe relaxed layer, or SiGe on silicon, enables production of buried layers of controlled stress and dislocation density. Examples of SiGe substrates, in which the Ge content can be up to 100%, include: a relaxed, uniform composition SiGe layer on a graded composition SiGe layer atop a Si substrate; a relaxed, uniform composition SiGe layer directly adjacent to a Si substrate; and a relaxed, uniform composition SiGe layer on an insulating layer like SiO2, adjacent a Si substrate.


Referring now to FIGS. 6-8, steps in an embodiment of a MOSFET fabrication process, and some preferred device structures, are described. FIGS. 6-8 are chronologically arranged cross-sectional views of MOSFET-related structures at various stages of an embodiment of a MOSFET fabrication process. The completed embodiment of a MOSFET 900 is shown in FIG. 8B.



FIG. 6 illustrates an embodiment of a substrate 600 used as a base for fabrication of the embodiment of the MOSFET 900. The substrate 600 includes a relaxed SiGe layer 610 and a strained Si surface layer 640. The substrate 600 can provide a base for the fabrication of semiconductor devices, such as transistors. The substrate 600 can be manufactured via epitaxial growth and polishing techniques, as described in commonly assigned U.S. Pat. No. 6,107,653 to Fitzgerald.


It will be appreciated by those skilled in the art that the relaxed SiGe substrate layer 610 can form the base substrate of many types of MOSFET devices. The thin strained Si layer 640 can alternatively be a SiGe layer, a sequence of Si and SiGe layers, or other combination of thin epitaxial layers, as described above.



FIGS. 7A-B illustrate some fabrication steps of a gate contact for the MOSFET 900. FIG. 7A shows a cross-sectional view of a device at a stage of fabrication, chronologically following the stage of FIG. 6. At this stage, regions of isolation portions 730 have been formed in the substrate 600 to provide a modified substrate 600a. A dielectric layer 710 and a polycrystalline semiconductor layer 720 have been formed on the substrate 600a. The polycrystalline semiconductor layer 720 can include silicon and germanium.


The isolation portion 730 preferably is deep enough to cross all channel layers of semiconductor material in the substrate 600a, ending at least in the SiGe relaxed layer of the substrate 600a. In other embodiments, the isolation portions 730 are absent or replaced by other isolation means. For example, one embodiment includes semi-recessed oxide isolation (S-ROX) portions. Generally, a relatively high degree of planarity is preferably maintained between the upper surface of the substrate 600a and the upper surface of the isolation portions 730.


The dielectric layer 710, which provides a gate dielectric, is formed on the exposed surface of the substrate 600, possibly consuming a portion of the surface of the strained-silicon layer 640. The dielectric layer 710 can be formed by various methods conventional in the art, e.g., via thermal oxidation of the surface of the substrate 600 or via a deposition technique.


The dielectric layer 710 can be, for example, a 15-100 Å (1.5-10.0 nm) thick layer of silicon dioxide. Other embodiments include other suitable dielectric materials, e.g., silicon oxynitride, silicon nitride, a plurality of silicon nitride and silicon oxide layers, or a high-k dielectric.


A polycrystalline semiconductor layer 720 is then deposited on the dielectric layer 710, e.g., via chemical-vapor deposition. The polycrystalline semiconductor layer 720 can be, for example, 1000 Å (100 nm) thick.


The polycrystalline semiconductor layer 720 preferably has an upper portion including SiGe with a Ge content substantially identical to the Ge content of the relaxed SiGe layer 610. In some embodiments, a proximal (lower) portion of the layer 720 has a different composition from that of the distal (upper) portion of the layer 720. Thus, the composition of the distal portion can be matched to the substrate layer 610, while the portion in contact with the dielectric layer 710 can have a composition chosen, for example, for its compatibility with the dielectric material. For example, polycrystalline silicon is highly compatible with silicon dioxide dielectric, the interface between these two materials has a relatively very low electrical defect density.



FIG. 7B illustrates another stage in the production of the MOSFET 900, related to some steps in the formation of a gate contact. The dielectric layer 710 and the polycrystalline semiconductor layer 720 have been patterned to respectively form a gate dielectric 710a and a gate contact semiconductor portion 720a. The patterning can be performed via methods conventional in the art, e.g., via photolithography and sputter etching.


Contact sidewall spacers 740 have been formed prior to formation of a source region 750, and a drain region 760. The sidewall spacers 740 can provide isolation between the gate contact and source/drain regions 750, 760, and facilitate fabrication of self-aligned structures. The spacers 740 can be formed via methods conventional in the art, e.g., via oxide deposition, thermal oxidation of polysilicon and/or nitride deposition.


The source region 750 and the drain region 760 include dopant, which extends across the interface between the silicon surface layer 640 and the SiGe relaxed layer in the further modified substrate 600b.


For one embodiment of the MOSFET 900, the structures illustrated in FIG. 7B are fabricated as follows. A layer of photosensitive polymer (e.g., a Novolak-based photoresist, as known to one having ordinary skill in the semiconductor lithography arts) is coated on a polycrystalline-SiGe semiconductor layer 720. The polymer is exposed and developed to define a photo-mask having substantially vertical sidewalls. The exposed portions of SiGe semiconductor layer 720 are sequentially etched in a directional mode to define the gate contact semiconductor portion 720a. The photo-mask is removed, e.g., via an O2 plasma etch.


The sidewall spacers 740 are formed on the exposed sides of the gate contact semiconductor portion 720a. The sidewall spacers 740 can be formed using one of several known methods. A preferred method is to deposit a layer of chemically vapor-deposited (CVD) oxide over the entire structure, and directionally etch the deposited layer so that it is removed from the horizontal surfaces of the substrate. During this removal step, exposed portions of the underlying dielectric layer 710 are also removed to define the gate dielectric 710a.


After the sidewall spacers 740 are formed, the source region 750 and the drain region 760 are defined, for example, through ion implantation and drive-in anneal. The diffusion regions can be formed using one of several techniques. For example, implantation of dopant ions to define the diffusion regions can use the gate contact and isolation regions 730 as an implantation mask.



FIG. 8A-B illustrate aspects of silicide formation for the MOSFET 900. FIG. 8A illustrates deposition of a metal layer 820 on the structures illustrated in FIG. 7B. The metal layer 820 is formed during a single deposition step, and is adjacent to portions of both the substrate 600b and the gate contact semiconductor portion 720a. The metal layer 820 preferably is approximately 8-20 nanometers (nm) in thickness.



FIG. 8B is a cross-sectional view of the completed embodiment of the MOSFET 900. Upon annealing of the structures shown in FIG. 8A, and removal of residual portions of the metal layer 820, self-aligned gate and source-drain silicide contacts are formed, as described below; the MOSFET 900 includes a gate contact silicide 920, source contact silicide 950 and a drain contact silicide 960.


The gate contact silicide 920, forms from reaction of a portion of the metal layer 820 with SiGe in the gate contact semiconductor portion 720a. The source and drain contacts 950, 960 form from reaction of a portion of the metal layer 820 with Si and SiGe in the substrate 600b, thus leaving a further modified substrate 600c. The metal layer 820 reacts with SiGe having similar or identical compositions in both the gate contact and in the substrate 600b, providing common silicidation behavior and silicide formation in a single step.


After reaction of the metal layer 820 with neighboring material, an unreacted gate semiconductor portion 720b can remain in the contact. Some metals that can be used in the metal layer 820 are described in the following:

  • Titanium—can provide a good silicide on SiGe, but generally not well suited to short gate length polysilicon gates.
  • Cobalt—generally preferable relative to Ti for sub-quarter micrometer linewidths, but can lead to agglomeration problems in conjunction with SiGe having a Ge atomic fraction of greater than approximately 15%.
  • Nickel—generally works well with SiGe, at least for Ge atomic compositions of up to 45-50% or more, and consumes less silicon during silicidation than some other metals.
  • Platinum—generally works well with SiGe, at least for Ge atomic compositions of up to 45-50% or more.
  • Zirconium—can be used with SiGe.
  • Multilayered metals—stacked metal layers (e.g., Pt/Ni) can be used.
  • Alloys—can be used (e.g., NiPt).


In one embodiment of the MOSFET 900, the gate contact semiconductor portion 720a includes SiGe with a graded composition. In this embodiment, a distal portion of the gate contact semiconductor portion 720a has a composition that matches the relaxed SiGe layer 610, and a proximal portion, adjacent to the gate dielectric 710a, that has a greater Ge content. The greater Ge content can be substantially pure Ge. This embodiment provides single-step silicidation of source, drain and gate with the further advantage of an improved work function due to the elevated Ge content at the interface with the gate dielectric 710a.


In another embodiment, a proximal portion of the gate contact semiconductor portion 720a is substantially pure silicon. This embodiment provides single-step silicidation of source, drain and gate, as well as a high quality gate contact/gate oxide interface, for example when the gate oxide 710a is a silicon dioxide. It can also provide, for example, a gate contact work function that is similar/identical to conventional MOSFETS.


Variations, modifications, and other implementations of what is described herein will occur to those of ordinary skill in the art without departing from the spirit and the scope of the invention as claimed. Accordingly, the invention is to be defined not by the preceding illustrative description but instead by the spirit and scope of the following claims.

Claims
  • 1. A semiconductor device comprising: a strained semiconductor layer disposed over a substrate;a reacted conductive layer disposed over at least a portion of the strained semiconductor layer, the reacted conductive layer comprising a first material, a second material, and a metallic material; anda gate contact disposed over a region of the strained semiconductor layer, the gate contact having a semiconductor portion disposed between a reacted conductive portion and the substrate, the reacted conductive portion comprising the first material, the second material, and the metallic material, and the semiconductor portion having a graded composition.
  • 2. The semiconductor device of claim 1 further comprising a source contact and a drain contact disposed proximate the strained semiconductor layer, each of the source contact and drain contact comprising a reacted conductive silicide layer, the reacted conductive silicide layer comprising silicon, germanium, and a metallic material, wherein the reacted conductive silicide layer of at least one of the source contact and drain contact is disposed proximate a material comprising SiGe.
  • 3. The semiconductor device of claim 2, further comprising an isolation region proximate the material comprising SiGe.
  • 4. The semiconductor device of claim 2, wherein the material comprising SiGe is at least partially relaxed.
  • 5. The semiconductor device of claim 1 wherein a portion of the gate contact comprises germanium.
  • 6. The semiconductor device of claim 1, wherein the gate contact comprises an unreacted portion.
  • 7. The semiconductor device of claim 6, wherein the unreacted portion comprises polycrystalline silicon.
  • 8. The semiconductor device of claim 7, wherein the unreacted portion consists essentially of polycrystalline silicon.
  • 9. The semiconductor device of claim 6, wherein the unreacted portion comprises germanium.
  • 10. The semiconductor device of claim 1, wherein strain in the strained semiconductor layer is induced by a strain-inducing material comprising silicon.
  • 11. The semiconductor device of claim 10, further comprising an isolation region proximate the strain-inducing material.
  • 12. The semiconductor device of claim 1, wherein strain in the strained semiconductor layer is induced by a strain-inducing material comprising germanium.
  • 13. The semiconductor device of claim 12, further comprising an isolation region proximate the strain-inducing material.
  • 14. The semiconductor device of claim 1, wherein strain in the strained semiconductor layer is induced by a strain-inducing material comprising SiGe.
  • 15. The semiconductor device of claim 14, further comprising an isolation region proximate the strain-inducing material.
  • 16. The semiconductor of claim 14, wherein the strain-inducing material is at least partially relaxed.
  • 17. The semiconductor device of claim 1, wherein the metallic material comprises titanium.
  • 18. The semiconductor device of claim 1, wherein the metallic material comprises cobalt.
  • 19. The semiconductor device of claim 1, wherein the metallic material comprises nickel.
  • 20. The semiconductor device of claim 1, wherein the metallic material comprises platinum.
  • 21. The semiconductor device of claim 1, wherein the metallic material comprises zirconium.
  • 22. The semiconductor device of claim 1, wherein the strained semiconductor layer comprises silicon.
  • 23. The semiconductor device of claim 1, wherein the strained semiconductor layer comprises germanium.
  • 24. The semiconductor device of claim 1, wherein the strained semiconductor layer is disposed proximate a material comprising SiGe.
  • 25. The semiconductor device of claim 1, wherein the strained semiconductor layer is tensilely strained.
  • 26. The semiconductor device of claim 1, wherein the strained semiconductor layer is compressively strained.
  • 27. The semiconductor device of claim 1 further comprising a gate electric over the strained semiconductor layer, the gate contact being over the gate dielectric, wherein the gate dielectric layer comprises silicon dioxide.
  • 28. The semiconductor device of claim 1 further comprising a gate electric over the strained semiconductor layer, the gate contact being over the gate dielectric, wherein the gate dielectric layer comprises silicon oxynitride.
  • 29. The semiconductor device of claim 1 further comprising a gate electric over the strained semiconductor layer, the gate contact being over the gate dielectric, wherein the gate dielectric layer comprises silicon nitride.
  • 30. The semiconductor device of claim 1 further comprising a gate electric over the strained semiconductor layer, the gate contact being over the gate dielectric, wherein the gate dielectric layer comprises a high-k dielectric.
RELATED APPLICATIONS

This application is a continuation of U.S. patent application Ser. No. 10/179,079, filed Jun. 25, 2002, the entire disclosure of which is incorporated by reference herein.

US Referenced Citations (363)
Number Name Date Kind
4010045 Ruehrwein Mar 1977 A
4522662 Bradbury et al. Jun 1985 A
4649859 Wanlass Mar 1987 A
4710788 Dambkes et al. Dec 1987 A
4717681 Curran Jan 1988 A
4749441 Christenson et al. Jun 1988 A
4755478 Abernathey et al. Jul 1988 A
4786615 Liaw et al. Nov 1988 A
4803539 Psaras et al. Feb 1989 A
4857986 Kinugawa et al. Aug 1989 A
4963506 Liaw et al. Oct 1990 A
4969031 Kobayashi et al. Nov 1990 A
4987462 Kim et al. Jan 1991 A
4990979 Otto Feb 1991 A
4997776 Harame et al. Mar 1991 A
5013681 Godbey et al. May 1991 A
5034348 Hartswick et al. Jul 1991 A
5089872 Ozturk et al. Feb 1992 A
5091767 Bean et al. Feb 1992 A
5108946 Zdebel et al. Apr 1992 A
5155571 Wang et al. Oct 1992 A
5166084 Pfiester Nov 1992 A
5177583 Endo et al. Jan 1993 A
5198689 Fujioka Mar 1993 A
5202284 Kamins et al. Apr 1993 A
5207864 Bhat et al. May 1993 A
5208182 Narayan et al. May 1993 A
5212110 Pfiester et al. May 1993 A
5212112 Lynch May 1993 A
5217923 Suguro Jun 1993 A
5221413 Brasen et al. Jun 1993 A
5225703 Nakatani et al. Jul 1993 A
5240876 Gaul et al. Aug 1993 A
5241197 Murakami et al. Aug 1993 A
5242847 Ozturk et al. Sep 1993 A
5243207 Plumton et al. Sep 1993 A
5250445 Bean et al. Oct 1993 A
5285086 Fitzgerald Feb 1994 A
5291439 Kauffmann et al. Mar 1994 A
5294564 Karapiperis et al. Mar 1994 A
5298452 Meyerson Mar 1994 A
5304834 Lynch Apr 1994 A
5310451 Tejwani et al. May 1994 A
5316958 Meyerson May 1994 A
5334861 Pfiester et al. Aug 1994 A
5336903 Ozturk et al. Aug 1994 A
5346840 Fujioka Sep 1994 A
5346848 Grupen-Shemansky Sep 1994 A
5374564 Bruel Dec 1994 A
5399522 Ohori Mar 1995 A
5413679 Godbey May 1995 A
5424243 Takasaki Jun 1995 A
5426069 Selvakumar et al. Jun 1995 A
5426316 Mohammad Jun 1995 A
5442205 Brasen et al. Aug 1995 A
5461243 Ek et al. Oct 1995 A
5461250 Burghartz et al. Oct 1995 A
5462883 Dennard et al. Oct 1995 A
5476813 Naruse Dec 1995 A
5479033 Baca et al. Dec 1995 A
5484664 Kitahara et al. Jan 1996 A
5496750 Moslehi Mar 1996 A
5496771 Cronin et al. Mar 1996 A
5523243 Mohammad Jun 1996 A
5523592 Nakagawa et al. Jun 1996 A
5534713 Ismail et al. Jul 1996 A
5536361 Kondo et al. Jul 1996 A
5540785 Dennard et al. Jul 1996 A
5571373 Krishna et al. Nov 1996 A
5572043 Shimizu et al. Nov 1996 A
5596527 Tomioka et al. Jan 1997 A
5617351 Bertin et al. Apr 1997 A
5630905 Lynch et al. May 1997 A
5633202 Brigham et al. May 1997 A
5659187 Legoues et al. Aug 1997 A
5659194 Iwamatsu et al. Aug 1997 A
5683934 Candelaria Nov 1997 A
5698869 Yoshimi et al. Dec 1997 A
5710450 Chau et al. Jan 1998 A
5714413 Brigham et al. Feb 1998 A
5714777 Ismail et al. Feb 1998 A
5728623 Mori Mar 1998 A
5739567 Wong Apr 1998 A
5759898 Ek et al. Jun 1998 A
5777347 Bartelink Jul 1998 A
5786612 Otani et al. Jul 1998 A
5786614 Chuang et al. Jul 1998 A
5792679 Nakato Aug 1998 A
5808344 Ismail et al. Sep 1998 A
5821577 Crabbe' et al. Oct 1998 A
5844260 Ohori Dec 1998 A
5847419 Imai et al. Dec 1998 A
5869359 Prabhakar Feb 1999 A
5876796 Regolini et al. Mar 1999 A
5877070 Goesele et al. Mar 1999 A
5877535 Matsumoto Mar 1999 A
5891769 Liaw et al. Apr 1999 A
5906708 Robinson et al. May 1999 A
5906951 Chu et al. May 1999 A
5912479 Mori et al. Jun 1999 A
5933741 Tseng Aug 1999 A
5943560 Chang et al. Aug 1999 A
5963817 Chu et al. Oct 1999 A
5966622 Levine et al. Oct 1999 A
5976939 Thompson et al. Nov 1999 A
5998807 Lustig et al. Dec 1999 A
6008111 Fushida et al. Dec 1999 A
6013134 Chu et al. Jan 2000 A
6030887 Desai et al. Feb 2000 A
6030889 Aulicino et al. Feb 2000 A
6033974 Henley et al. Mar 2000 A
6033995 Muller Mar 2000 A
6058044 Sugiura et al. May 2000 A
6059895 Chu et al. May 2000 A
6066563 Nagashima May 2000 A
6074919 Gardner et al. Jun 2000 A
6096590 Chan et al. Aug 2000 A
6096647 Yang et al. Aug 2000 A
6103559 Gardner et al. Aug 2000 A
6107653 Fitzgerald Aug 2000 A
6111267 Fischer et al. Aug 2000 A
6117750 Bensahel et al. Sep 2000 A
6121100 Andideh et al. Sep 2000 A
6130453 Mei et al. Oct 2000 A
6132806 Dutartre Oct 2000 A
6133124 Horstmann et al. Oct 2000 A
6133799 Favors et al. Oct 2000 A
6140687 Shimomura et al. Oct 2000 A
6143636 Forbes et al. Nov 2000 A
6153495 Kub et al. Nov 2000 A
6154475 Soref et al. Nov 2000 A
6159852 Nuttall et al. Dec 2000 A
6159856 Nagano Dec 2000 A
6160303 Fattaruso Dec 2000 A
6162688 Gardner et al. Dec 2000 A
6184111 Henley et al. Feb 2001 B1
6187657 Xiang et al. Feb 2001 B1
6191007 Matsui et al. Feb 2001 B1
6191432 Sugiyama et al. Feb 2001 B1
6194722 Fiorini et al. Feb 2001 B1
6204529 Lung et al. Mar 2001 B1
6207977 Augusto Mar 2001 B1
6210988 Howe et al. Apr 2001 B1
6214679 Murthy et al. Apr 2001 B1
6218677 Broekaert Apr 2001 B1
6228694 Doyle et al. May 2001 B1
6232138 Fitzgerald et al. May 2001 B1
6235567 Huang May 2001 B1
6235568 Murthy et al. May 2001 B1
6235575 Kasai et al. May 2001 B1
6242324 Kub et al. Jun 2001 B1
6242327 Yokoyama et al. Jun 2001 B1
6246077 Kobayashi et al. Jun 2001 B1
6249022 Lin et al. Jun 2001 B1
6251755 Furukawa et al. Jun 2001 B1
6251780 Sohn et al. Jun 2001 B1
6261929 Gehrke et al. Jul 2001 B1
6266278 Harari et al. Jul 2001 B1
6268257 Wieczorek et al. Jul 2001 B1
6271551 Schmitz et al. Aug 2001 B1
6271726 Fransis et al. Aug 2001 B1
6281532 Doyle et al. Aug 2001 B1
6291321 Fitzgerald Sep 2001 B1
6294448 Chang et al. Sep 2001 B1
6306698 Wieczorek et al. Oct 2001 B1
6313016 Kibbel et al. Nov 2001 B1
6313486 Kencke et al. Nov 2001 B1
6315384 Ramaswami et al. Nov 2001 B1
6316301 Kant Nov 2001 B1
6316357 Lin et al. Nov 2001 B1
6319799 Ouyang et al. Nov 2001 B1
6319805 Iwamatsu et al. Nov 2001 B1
6323108 Kub et al. Nov 2001 B1
6326281 Violette et al. Dec 2001 B1
6326664 Chau et al. Dec 2001 B1
6329063 Lo et al. Dec 2001 B2
6335546 Tsuda et al. Jan 2002 B1
6339232 Takagi Jan 2002 B1
6342421 Mitani et al. Jan 2002 B1
6344375 Orita et al. Feb 2002 B1
6350311 Chin et al. Feb 2002 B1
6350993 Chu et al. Feb 2002 B1
6352909 Usenko Mar 2002 B1
6362071 Nguyen et al. Mar 2002 B1
6368733 Nishinaga Apr 2002 B1
6368927 Lee et al. Apr 2002 B1
6369438 Sugiyama et al. Apr 2002 B1
6372356 Thornton et al. Apr 2002 B1
6372593 Hattori et al. Apr 2002 B1
6376318 Lee et al. Apr 2002 B1
6380008 Kwok et al. Apr 2002 B2
6391798 DeFelice et al. May 2002 B1
6399970 Kubo et al. Jun 2002 B2
6403975 Brunner et al. Jun 2002 B1
6406973 Lee et al. Jun 2002 B1
6406986 Yu Jun 2002 B1
6407406 Tezuka Jun 2002 B1
6410371 Yu et al. Jun 2002 B1
6420937 Akatsuka et al. Jul 2002 B1
6425951 Chu et al. Jul 2002 B1
6429061 Rim Aug 2002 B1
6455894 Matsumoto et al. Sep 2002 B1
6461960 Lee Oct 2002 B2
6486520 Okuno et al. Nov 2002 B2
6492216 Yeo et al. Dec 2002 B1
6498359 Schmidt et al. Dec 2002 B2
6503833 Ajmera et al. Jan 2003 B1
6509587 Sugiyama et al. Jan 2003 B2
6521041 Wu et al. Feb 2003 B2
6521508 Cheong et al. Feb 2003 B1
6524935 Canaperi et al. Feb 2003 B1
6555839 Fitzgerald Apr 2003 B2
6555880 Cabral et al. Apr 2003 B2
6562703 Maa et al. May 2003 B1
6563152 Roberds et al. May 2003 B2
6566718 Wieczorek et al. May 2003 B2
6573126 Cheng et al. Jun 2003 B2
6573160 Taylor, Jr. et al. Jun 2003 B2
6583015 Fitzgerald et al. Jun 2003 B2
6591321 Arimilli et al. Jul 2003 B1
6593191 Fitzgerald Jul 2003 B2
6593641 Fitzergald Jul 2003 B1
6597016 Yuki et al. Jul 2003 B1
6602613 Fitzgerald Aug 2003 B1
6603156 Rim Aug 2003 B2
6605498 Murthy et al. Aug 2003 B1
6607948 Sugiyama et al. Aug 2003 B1
6621131 Murthy et al. Sep 2003 B2
6646322 Fitzgerald Nov 2003 B2
6649480 Fitzgerald et al. Nov 2003 B2
6657223 Wang et al. Dec 2003 B1
6674150 Takagi et al. Jan 2004 B2
6677192 Fitzgerald Jan 2004 B1
6682965 Noguchi et al. Jan 2004 B1
6686617 Agnello et al. Feb 2004 B2
6690043 Usuda et al. Feb 2004 B1
6699765 Shideler et al. Mar 2004 B1
6703144 Fitzgerald Mar 2004 B2
6703271 Yeo et al. Mar 2004 B2
6703648 Xiang et al. Mar 2004 B1
6703688 Fitzgerald Mar 2004 B1
6709903 Christiansen Mar 2004 B2
6709929 Zhang et al. Mar 2004 B2
6713326 Cheng et al. Mar 2004 B2
6723661 Fitzgerald Apr 2004 B2
6724008 Fitzgerald Apr 2004 B2
6724019 Oda et al. Apr 2004 B2
6730551 Lee et al. May 2004 B2
6737670 Cheng et al. May 2004 B2
6743651 Chu et al. Jun 2004 B2
6743684 Liu Jun 2004 B2
6750130 Fitzgerald Jun 2004 B1
6787864 Paton et al. Sep 2004 B2
6797571 Nagaoka et al. Sep 2004 B2
6812086 Murthy et al. Nov 2004 B2
6818537 Cheong et al. Nov 2004 B2
6818938 Naem et al. Nov 2004 B1
6828632 Bhattacharyya Dec 2004 B2
6830976 Fitzgerald Dec 2004 B2
6855649 Christiansen et al. Feb 2005 B2
6855990 Yeo et al. Feb 2005 B2
6861318 Murthy et al. Mar 2005 B2
6876053 Ma et al. Apr 2005 B1
6881360 Stange et al. Apr 2005 B2
6881630 Song et al. Apr 2005 B2
6885084 Murthy et al. Apr 2005 B2
6887762 Murthy et al. May 2005 B1
6887773 Gunn, III et al. May 2005 B2
6900103 Fitzgerald May 2005 B2
6909186 Chu Jun 2005 B2
6933518 Braithwaite et al. Aug 2005 B2
6936509 Coolbaugh et al. Aug 2005 B2
6940089 Cheng et al. Sep 2005 B2
6953972 Yeo et al. Oct 2005 B2
6974733 Boyanov et al. Dec 2005 B2
6982433 Hoffman et al. Jan 2006 B2
6982474 Currie et al. Jan 2006 B2
6992355 Mouli Jan 2006 B2
6995430 Langdo et al. Feb 2006 B2
7091520 Nakajima et al. Aug 2006 B2
20010001724 Kwok et al. May 2001 A1
20010003269 Wu et al. Jun 2001 A1
20010003364 Sugawara et al. Jun 2001 A1
20010009303 Tang et al. Jul 2001 A1
20010031535 Agnello et al. Oct 2001 A1
20010045604 Oda et al. Nov 2001 A1
20020001948 Lee Jan 2002 A1
20020019127 Givens Feb 2002 A1
20020024395 Akatsuka et al. Feb 2002 A1
20020043660 Yamazaki et al. Apr 2002 A1
20020048910 Taylor, Jr. et al. Apr 2002 A1
20020052084 Fitzgerald May 2002 A1
20020056879 Wieczorek et al. May 2002 A1
20020063292 Armstrong et al. May 2002 A1
20020068393 Fitzgerald et al. Jun 2002 A1
20020072130 Cheng et al. Jun 2002 A1
20020084000 Fitzgerald Jul 2002 A1
20020096717 Chu et al. Jul 2002 A1
20020100942 Fitzgerald et al. Aug 2002 A1
20020123167 Fitzgerald Sep 2002 A1
20020123183 Fitzgerald Sep 2002 A1
20020123197 Fitzgerald et al. Sep 2002 A1
20020125471 Fitzgerald et al. Sep 2002 A1
20020125497 Fitzgerald Sep 2002 A1
20020140031 Rim Oct 2002 A1
20020168864 Cheng et al. Nov 2002 A1
20020190284 Murthy et al. Dec 2002 A1
20030003679 Doyle et al. Jan 2003 A1
20030013323 Hammond et al. Jan 2003 A1
20030025131 Lee et al. Feb 2003 A1
20030034529 Fitzgerald et al. Feb 2003 A1
20030057439 Fitzgerald Mar 2003 A1
20030080361 Murthy et al. May 2003 A1
20030089901 Fitzgerald May 2003 A1
20030102498 Braithwaite et al. Jun 2003 A1
20030113971 Nagaoka et al. Jun 2003 A1
20030162348 Yeo et al. Aug 2003 A1
20030199126 Chu et al. Oct 2003 A1
20030203600 Chu et al. Oct 2003 A1
20030215990 Fitzgerald et al. Nov 2003 A1
20030218189 Christiansen Nov 2003 A1
20030227029 Lochtefeld et al. Dec 2003 A1
20030227057 Lochtefeld et al. Dec 2003 A1
20040005740 Lochtefeld et al. Jan 2004 A1
20040007724 Murthy et al. Jan 2004 A1
20040014276 Murthy et al. Jan 2004 A1
20040014304 Bhattacharyya Jan 2004 A1
20040031979 Lochtefeld Feb 2004 A1
20040041210 Mouli Mar 2004 A1
20040061191 Paton et al. Apr 2004 A1
20040070035 Murthy et al. Apr 2004 A1
20040075148 Kumagai et al. Apr 2004 A1
20040075149 Fitzgerald et al. Apr 2004 A1
20040084735 Murthy et al. May 2004 A1
20040119101 Schrom et al. Jun 2004 A1
20040121564 Gogoi Jun 2004 A1
20040142545 Ngo et al. Jul 2004 A1
20040173815 Yeo et al. Sep 2004 A1
20040175893 Vatus et al. Sep 2004 A1
20040217430 Chu Nov 2004 A1
20040219726 Fitzgerald Nov 2004 A1
20040253774 Boyanov et al. Dec 2004 A1
20040253776 Hoffmann et al. Dec 2004 A1
20040256613 Oda et al. Dec 2004 A1
20040262683 Bohr et al. Dec 2004 A1
20050009263 Yeo et al. Jan 2005 A1
20050042849 Currie et al. Feb 2005 A1
20050077511 Fitzergald Apr 2005 A1
20050112048 Tsakalakos et al. May 2005 A1
20050130454 Murthy et al. Jun 2005 A1
20050156169 Chu Jul 2005 A1
20050156180 Zhang et al. Jul 2005 A1
20050156210 Currie et al. Jul 2005 A1
20050161711 Chu Jul 2005 A1
20050167652 Hoffmann et al. Aug 2005 A1
20050176204 Langdo et al. Aug 2005 A1
20050250298 Bauer Nov 2005 A1
20050277272 Singh et al. Dec 2005 A1
20050280026 Isaacson et al. Dec 2005 A1
20050280098 Shin et al. Dec 2005 A1
20060008958 Yeo et al. Jan 2006 A1
20060009001 Huang et al. Jan 2006 A1
20060057825 Bude et al. Mar 2006 A1
Foreign Referenced Citations (50)
Number Date Country
41 01 167 Jul 1992 DE
0390661 Oct 1990 EP
0 514 018 Nov 1992 EP
0 587 520 Mar 1994 EP
0 683 522 Nov 1995 EP
0 828 296 Mar 1998 EP
0 829 908 Mar 1998 EP
0 838 858 Apr 1998 EP
1 020 900 Jul 2000 EP
1 174 928 Jan 2002 EP
2 701 599 Sep 1993 FR
2 342 777 Apr 2000 GB
61141116 Jun 1986 JP
2210816 Aug 1990 JP
30-36717 Feb 1991 JP
04-307974 Oct 1992 JP
5-166724 Jul 1993 JP
6-177046 Jun 1994 JP
06-244112 Sep 1994 JP
6-252046 Sep 1994 JP
7-94420 Apr 1995 JP
7-106446 Apr 1995 JP
7-240372 Sep 1995 JP
10-270685 Oct 1998 JP
11-233744 Aug 1999 JP
2000-021783 Jan 2000 JP
2000-031491 Jan 2000 JP
2001-319935 Nov 2001 JP
2002-076334 Mar 2002 JP
2002-164520 Jun 2002 JP
2002324765 Aug 2002 JP
2002-289533 Oct 2002 JP
9859365 Dec 1998 WO
9953539 Oct 1999 WO
0048239 Aug 2000 WO
0054338 Sep 2000 WO
WO 0122482 Mar 2001 WO
0154202 Jul 2001 WO
0193338 Dec 2001 WO
0199169 Dec 2001 WO
021544 Feb 2002 WO
WO 0213262 Feb 2002 WO
0227783 Apr 2002 WO
0247168 Jun 2002 WO
02071488 Sep 2002 WO
02071491 Sep 2002 WO
02071495 Sep 2002 WO
02082514 Oct 2002 WO
2004006311 Jan 2004 WO
2004006327 Jan 2004 WO
Related Publications (1)
Number Date Country
20050042849 A1 Feb 2005 US
Continuations (1)
Number Date Country
Parent 10179079 Jun 2002 US
Child 10944618 US