Claims
- 1. A method for installing a cold welded microelectronic chip within a multi-chip module comprising the steps of:
- cold welding said microelectronic chip to a test substrate to provide a cold welded microelectronic chip test assembly;
- testing said microelectronic chip to verify its functional characteristics;
- removing said cold welded microelectronic chip from said test substrate; and
- cold welding said microelectronic chip to said multi-chip module.
- 2. The method as defined in claim 1, wherein said chip includes chip cold weld bonding pads, said test substrate includes cold weld bonding pads for cold welding to corresponding ones of said chip cold weld bonding pads, and said multi-chip module includes a substrate containing cold weld bonding pads for cold welding to corresponding ones of said chip cold weld bonding pads; and
- wherein each said chip weld bonding pad has a surface region sufficiently large in size relative to the size and geometry of said Multi-chip module and test substrate bonding pads to permit a multi-chip module bonding pad and test substrate bonding pad to fit within two separate mutually exclusive portions thereof; and
- wherein said step of cold welding said microelectronic chip to a test substrate includes the steps of:
- aligning the chip cold weld bonding pads with the corresponding test substrate bonding pads so that the test substrate bonding pads confront one of said two separate portions of said chip cold weld bonding pads; and
- pressing the microelectronic chip against said test substrate bonding pads to produce a cold weld joint covering said one of said two separate portions of said chip cold weld bonding pads.
- 3. The method as defined in claim 2, wherein said step of cold welding said microelectronic chip to said multi-chip module includes the steps of:
- aligning said chip cold weld bonding pads with the corresponding multi-chip module substrate bonding pads so that the multi-chip module substrate bonding pads confront a different one of said two separate surface portions of said chip cold weld bonding pads; and
- pressing said microelectronic chip against said multi-chip module bonding pads to produce cold weld joints covering said different one of said two separate surface regions of said chip cold weld bonding pads.
Parent Case Info
This is a division, of application Ser. No. 09/935,267, filed Sep. 22, 1997, now U.S. Pat. No. 5,920,464.
STATEMENT OF GOVERNMENT SUPPORT
This invention was developed during the course of Contract or Subcontract No. F04606-90-D-0001, D.O. 0063 for the Department of Defense. The government has certain rights in this invention.
US Referenced Citations (3)
Foreign Referenced Citations (3)
Number |
Date |
Country |
3276750 |
Dec 1991 |
JPX |
410446 |
Jan 1992 |
JPX |
864721 |
Mar 1996 |
JPX |
Divisions (1)
|
Number |
Date |
Country |
Parent |
935267 |
Sep 1997 |
|