The present invention is directed, in general, to a semiconductor device and, more specifically, to a semiconductor device that uses a novel routing under bond pad structure that replaces an interconnect layer.
With decreasing feature sizes, the need has arisen in the semiconductor integrated circuit industry to move from aluminum (Al) or Al-alloy interconnects to copper (Cu) based metallization layers. Multilevel structures, containing up to 10 levels of Cu interconnect are common in today's devices. Copper has lower resistivity than Al-based alloys, and when used in conjunction with low-k dielectrics, Cu reduces RC interconnect delays. Moreover, Cu-based interconnects exhibit better reliability over Al-based alloys.
The uppermost levels of interconnects typically do not contain low-k dielectrics because of their poor mechanical and chemical stability. These materials have poor strength and low resistance to indentation and shear, and they are inherently brittle. Thus they are unsuitable for wire bonding or flip chip assembly techniques. Therefore, the industry fabricates microelectronic devices with the uppermost (or top two) Cu metallization layers formed within a conventional SiO2-based dielectric. Moreover, the uppermost Cu metal layer has to be passivated with barrier dielectrics such as silicon nitride, silicon dioxide, silicon oxynitride (SiN/SiO2/SiON), or combinations thereof. A conventional semiconductor device 100 is shown in
Devices with a large number of I/Os are typically fabricated with flip chip assembly techniques. Since direct bumping to Cu is not commonly available from most commercial assembly operations, it is a commonplace method of fabricating flip chip devices, containing Cu interconnects, to fabricate an Al-alloy bond pad 120 is located over the Cu bond pad 110 in the uppermost level of copper metallization, prior to fabricating the flip chip bump. The Al-alloy bond pad 120 is fabricated subsequent to the formation of a wafer passivation layer 125 that partially covers the Cu bond pad 110, as shown in
What is needed in the art is a semiconductor device that has an improved bond pad structure that addresses the deficiencies of the above-discussed conventional structure.
To address the above-discussed deficiencies of the prior art, the invention provides, in one embodiment, a semiconductor device that comprises an aluminum layer including at least one bond pad and at least one interconnect runner, wherein the interconnect runner is electrically coupled to an underlying copper interconnect layer.
In another embodiment, the invention provides a semiconductor device that comprises active devices located over a semiconductor substrate, an outermost interconnect layer segmented into at least first and second runner portions and formed over the active devices, and a segmented bond pad layer positioned over the interconnect layer. The bond pad layer comprises a bond pad portion and an interconnect runner portion. The device further comprises a passivation layer that is located between the outermost interconnect layer and the bond pad layer. The passivation layer has vias that extend through it and contact the interconnect layer. The bond pad and interconnect runner portions extend into the vias. The bond pad portion is electrically connected to the first portion by at least one of the vias, and the interconnect runner portion is electrically connected to the second portion by at least one of another of the vias. An under bump metallization (UBM) layer located over the bond pad portion.
In another embodiment the invention provides an integrated circuit (IC) that comprises transistors located over a semiconductor substrate, dielectric layers located over the transistors, interconnect layers comprising copper formed over the transistors and within the dielectric layers, and an outermost metallization layer positioned over the interconnect layers. The outermost metallization layer comprises Al and is divided into a plurality of bond pads and a plurality of interconnect runners each electrically connected to an outermost interconnect layer.
In another embodiment, there is provided a method of manufacturing a semiconductor device, comprising forming a copper interconnect layer over a substrate, and forming an aluminum layer including at least one bond pad and at least one interconnect runner over the copper interconnect layer, wherein the interconnect runner is electrically coupled to the copper interconnect layer.
In another embodiment, the invention provides a semiconductor device that comprises active devices located over a semiconductor substrate, interconnect layers comprising copper formed over the active devices, and an outermost metallization layer positioned over the interconnect layers. The outermost metallization layer comprises aluminum and includes at least one bond pad and at least one interconnect runner each electrically connected to an interconnect layer.
The foregoing has outlined preferred and alternative features of the present invention so that those skilled in the art may better understand the detailed description of the invention that follows. Additional features of the invention will be described hereinafter that form the subject of the claims of the invention. Those skilled in the art should appreciate that they can readily use the disclosed conception and specific embodiment as a basis for designing or modifying other structures for carrying out the same purposes of the present invention. Those skilled in the art should also realize that such equivalent constructions do not depart from the spirit and scope of the invention.
For a more complete understanding of the present invention, reference is now made to the following descriptions taken in conjunction with the accompanying drawings, in which:
According to the present invention it is advantageous to replace one or more levels of the outermost interconnect metallization layers of a semiconductor device with a bond pad interconnect layer. The bond pad interconnect layer not only provides electrical connections for bond pad purposes, but it also provides general electrical connections for other electrical functions of the semiconductor device. This saves significant wafer processing costs and attendant yield losses. It is now proposed to effect this replacement by using the bond pad layer as a interconnect layer while also eliminating the outermost interconnect metallization layer. A novel routing layout is provided, which eliminates the final interconnect metal layer.
In
As seen in the foregoing embodiment, the bond pad structure 200 of the invention provides a structure that eliminates an entire metallization level and still achieves the required degree of electrical connectivity. In addition, the bond pad structure 200 utilizes the segmented bond pad layer 220 to not only provide electrical connections for purposes of the bond pad, but also provide a general interconnect for other electrical functions within the semiconductor device. This is achieved through the bond pad portion 220a and the runner portions 220b that connect directly to an underlying interconnect layer 205. With a general structure of one embodiment of the bond pad structure 200 having been generally described, one method of fabricating the device will now be discussed.
A conductive metal is then deposited into the openings or trenches and the excess metal is removed using conventional chemical/mechanical polishing (CMP) processes. Typically, the trenches or openings are lined with a conventional barrier layer or layers (not shown), such as tantalum/tantalum nitride (Ta/TaN) or titanium/titanium nitride (Ti/TiN). In an advantageous embodiment, the conductive metal comprises copper or alloys thereof. It should be noted that other conventional interconnect structures may also be employed in the invention. For example, in some instances, the interconnect structure may comprise metal runners located on top of the dielectric layer that are connected to underlying structures by vias.
Following the planarization of the interconnect layer 205, the passivation layer 215 is deposited over the interconnect layer 205, as illustrated in
In the invention, the passivation layer 215 is patterned in a unique way, that is, it is patterned to open vias 217 (only two which have been designated for clarity) onto the underlying runners 205a, as shown in
The patterning of the passivation layer 215 is unlike conventional processes and structures. In conventional processes, the passivation layer 215 is usually patterned over a copper pad and typically for the purpose of depositing Al therein to form an electrical connection between the copper pad and the solder bump. Here, however, the passivation layer 215 is divided or segmented such that the vias open onto different runners 205a that will ultimately serve has part of the overall interconnect structure. After the formation of the vias, a conventional barrier layer, such as Ti/TiN or Ta/TaN, or combinations thereof may be deposited therein. This aspect of the invention is not shown, but it should be understood that such barrier layers may be present.
In
A conventional lithographic and etching process may then be used to uniquely pattern the bond pad layer 220 into a bond pad portion 220a and runner portions 220b, as shown in
A second passivation layer 222, which may be a final wafer passivation layer is this then blanket deposited over the patterned bond pad layer 220 as seen in
In
Turning briefly to
Although the present invention has been described in detail, those skilled in the art should understand that they can make various changes, substitutions and alterations herein without departing from the spirit and scope of the invention in its broadest form.
This application claims the benefit of U.S. Provisional Application No. 60/719,234 entitled “NOVEL ROUTING UNDER ALUMINUM BOND PAD FOR THE REPLACEMENT OF ONE COPPER METAL INTERCONNECT LAYER” to Vance D. Archer, et al., filed on Sep. 21, 2005, which is commonly assigned with the present invention and incorporated herein by reference as if reproduced herein in its entirety.
Number | Name | Date | Kind |
---|---|---|---|
5106461 | Volfson et al. | Apr 1992 | A |
5128737 | van der Have | Jul 1992 | A |
5248903 | Heim | Sep 1993 | A |
5656858 | Kondo et al. | Aug 1997 | A |
5659201 | Wollesen | Aug 1997 | A |
5751065 | Chittipeddi et al. | May 1998 | A |
5854514 | Roldan et al. | Dec 1998 | A |
6037664 | Zhao et al. | Mar 2000 | A |
6187680 | Costrini et al. | Feb 2001 | B1 |
6306750 | Huang et al. | Oct 2001 | B1 |
6350705 | Lin | Feb 2002 | B1 |
6426556 | Lin | Jul 2002 | B1 |
6440833 | Lee et al. | Aug 2002 | B1 |
6563216 | Kimura et al. | May 2003 | B1 |
6614091 | Downey et al. | Sep 2003 | B1 |
6620720 | Moyer et al. | Sep 2003 | B1 |
6642597 | Burke et al. | Nov 2003 | B1 |
6656826 | Ishimaru | Dec 2003 | B2 |
6664578 | Lee et al. | Dec 2003 | B2 |
6689680 | Greer | Feb 2004 | B2 |
6696357 | Imai et al. | Feb 2004 | B2 |
6717270 | Downey et al. | Apr 2004 | B1 |
6743979 | Berman et al. | Jun 2004 | B1 |
6798035 | Low et al. | Sep 2004 | B1 |
6825563 | Ranganathan et al. | Nov 2004 | B1 |
6841872 | Ha et al. | Jan 2005 | B1 |
6844631 | Yong et al. | Jan 2005 | B2 |
6909191 | Hatano et al. | Jun 2005 | B2 |
7019398 | Matsuo | Mar 2006 | B2 |
7049170 | Savastiouk et al. | May 2006 | B2 |
7160805 | Burke et al. | Jan 2007 | B1 |
7242099 | Lin et al. | Jul 2007 | B2 |
7301231 | Antol et al. | Nov 2007 | B2 |
7364998 | Chiu et al. | Apr 2008 | B2 |
20010051426 | Pozder et al. | Dec 2001 | A1 |
20030127502 | Alvarez | Jul 2003 | A1 |
20030222348 | Okada | Dec 2003 | A1 |
20040036174 | Downey et al. | Feb 2004 | A1 |
20040134974 | Oh et al. | Jul 2004 | A1 |
20040201101 | Kang et al. | Oct 2004 | A1 |
20060006552 | Kang et al. | Jan 2006 | A1 |
20070069394 | Bachman et al. | Mar 2007 | A1 |
Number | Date | Country |
---|---|---|
2001274162 | Oct 2001 | JP |
2002110799 | Apr 2002 | JP |
200368740 | Mar 2003 | JP |
03079434 | Sep 2003 | JP |
200422869 | Jan 2004 | JP |
Number | Date | Country | |
---|---|---|---|
20070063352 A1 | Mar 2007 | US |
Number | Date | Country | |
---|---|---|---|
60719234 | Sep 2005 | US |