Claims
- 1. A method of forming an electrical interconnect between dielectric layers in a self-aligned manner, comprising the sequential steps of:
- forming a first dielectric layer over a conductive layer, the first dielectric layer comprising a first low k dielectric material;
- forming a nitride etch stop layer on the first dielectric layer;
- patterning the nitride etch stop layer to define a first dielectric layer opening pattern therein;
- forming a second dielectric layer on the nitride etch stop layer, the second dielectric layer comprising a second low k dielectric material having different etch sensitivity than the first low k dielectric material to at least one etchant chemistry;
- etching a first opening extending through the second dielectric layer;
- etching a second opening extending through the first dielectric layer, using the opening pattern formed in the nitride etch stop layer and the first opening extending through the second dielectric layer, the first opening at least partially overlapping the second opening; and
- filling the first and second openings with an electrically conductive material.
- 2. The method of claim 1, wherein the first low k dielectric material in the first dielectric layer is a silicon dioxide based material.
- 3. The method of claim 2, wherein the first low k dielectric material is selected from one of hydrogen silsesquioxane (HSQ) and SiOF.
- 4. The method of claim 3, wherein the second low k dielectric material is a polymer based material.
- 5. The method of claim 4, wherein the second low k dielectric material is selected from one of benzocyclobutene (BCB) and FLARE.
- 6. The method of claim 1, further comprising forming a hard mask layer on the second dielectric layer prior to etching the first and second openings.
- 7. The method of claim 6, wherein etching the first opening includes creating a second dielectric layer opening pattern in the hard mask layer and etching the first opening through the second dielectric layer in accordance with the second dielectric opening pattern in the hard mask layer.
- 8. The method of claim 7, wherein the step of etching the first opening includes using a first etchant chemistry that substantially etches only the second dielectric layer.
- 9. The method of claim 8, wherein the first etchant chemistry is selected from one of N.sub.2 /H.sub.2 /O.sub.2 and N.sub.2 /H.sub.2.
- 10. The method of claim 9, wherein the step of etching the second opening includes etching the second opening in the first dielectric layer through the first dielectric layer opening pattern in the nitride etch stop layer.
- 11. The method of claim 10, wherein etching the second opening includes using an etchant chemistry that etches only the first dielectric layer so as to substantially avoid etching the second dielectric layer.
- 12. The method of claim 11, wherein the etchant chemistry used to etch the second opening is selected from one of C.sub.4 F.sub.8 /Ar/O.sub.2 /CO and C.sub.4 F.sub.8 /Ar and C.sub.4 F.sub.8 /C.sub.2 F.sub.6.
- 13. The method of claim 12, wherein the conductive layer comprises copper or a copper alloy.
- 14. The method of claim 1, wherein the first opening and the second opening are etched and the nitride etch stop layer is patterned with oxygen-free etchant chemistries.
- 15. The method of claim 14, wherein the second low k dielectric material is a polymer based low k dielectric material; the first low k dielectric material is an oxide based low k dielectric material, the etchant chemistry used to etch the second dielectric layer is N.sub.2 /H.sub.2, the etchant chemistry used to pattern the nitride etch stop layer is CH.sub.3 /N.sub.2, and the etchant chemistry used to etch the first dielectric layer is selected from one of C.sub.4 F.sub.8 /Ar and C.sub.4 F.sub.8 /C.sub.2 F.sub.6.
- 16. The method of claim 1, wherein the second low k dielectric material is a polymer based low k dielectric material; the first low k dielectric material is an oxide based low k dielectric material, the etchant chemistry used to etch the second dielectric layer is N.sub.2 /H.sub.2 /O.sub.2, the etchant chemistry used to pattern the nitride etch stop layer is CH.sub.3 /N.sub.2, and the etchant chemistry used to etch the first dielectric layer is C.sub.4 F.sub.8 /Ar/O.sub.2 /CO.
RELATED APPLICATIONS
The present application contains subject matter similar or related to subject matter disclosed in co-pending U.S. patent applications Ser. No. 09/225,542 filed Jan. 5, 1999; Ser. No. 09/225,220 filed Jan. 4, 1999; Ser. No. 09/225,008 filed Jan. 4, 1999; Ser. No. 09/225,543 filed Jan. 5, 1999; Ser. No. 09/238,050 filed Jan. 27, 1999; Ser. No. 09/238,049 filed Jan. 27, 1999; and Ser. No. 09/255,545 filed Jan. 5, 1999.
US Referenced Citations (19)
Foreign Referenced Citations (6)
Number |
Date |
Country |
0 607 719 |
Jul 1994 |
EPX |
0 675 364 |
Oct 1995 |
EPX |
42 31 033 |
Aug 1993 |
DEX |
63-043067 |
Feb 1988 |
JPX |
0 522 933 |
Jan 1993 |
JPX |
7-127647 |
May 1995 |
JPX |
Non-Patent Literature Citations (1)
Entry |
Stanley Wolf and Richard Tauber, Silicon processing the VLSI era, vol. 1, p. 555. |