Claims
- 1. A semiconductor chip package comprising:
- a lead frame lacking a die pad but having a plurality of inner leads;
- a semiconductor chip having a first surface with a circuit pattern and a second surface opposite to said first surface, said semiconductor chip being mounted on said lead frame with an adhesive mounting tape portion having first and second adhesive sides, said first adhesive side being adhered to said lead frame, said adhesive mounting tape having a plurality of first through holes formed therethrough, said second adhesive side being adhered to said first surface of said semiconductor chip, said semiconductor chip being electrically connected to said plurality of inner leads, at least some of the holes through said tape being not aligned with the leads or holes through the leads; and
- a molding compound portion encapsulating said semiconductor chip and at least a portion of said lead frame.
- 2. A semiconductor chip package according to claim 1, wherein said plurality of inner leads have a plurality of second through holes formed therethrough.
- 3. A semiconductor chip package according to claim 1, wherein said lead frame further includes at least one bus bar having at least one third through hole formed therethrough, said at least one bus bar being adhered to said first adhesive side of said mounting tape portion.
- 4. A semiconductor chip package according to claim 1, wherein each first through hole formed in said mounting tape portion is 0.01 mm -0.5 mm in diameter.
- 5. A semiconductor chip package according to claim 1, wherein said adhesive mounting tape portion is made from a polyimide.
- 6. A semiconductor chip package comprising:
- a lead frame lacking a die pad but having a plurality of inner leads, said plurality of inner leads having first through holes formed therethrough;
- a semiconductor chip having a first surface with a circuit pattern and a second surface opposite to said first surface, said semiconductor chip being mounted on said lead frame with an adhesive mounting tape portion having first and second adhesive sides, said first adhesive side being adhered to said lead frame, said second adhesive side being adhered to said first surface of said semiconductor chip, wherein said adhesive mounting tape has a plurality of second through holes formed therethrough, said semiconductor chip being electrically connected to said plurality of inner leads, at least some of the holes through said tape being not aligned with the leads or holes through the leads; and
- a molding compound portion encapsulating said semiconductor chip and at least a portion of said lead frame.
- 7. A semiconductor chip package according to claim 6, wherein said adhesive mounting tape portion is made from a polyimide.
- 8. A semiconductor chip package according to claim 7, wherein said adhesive mounting tape portion is made from a polyimide.
- 9. A semiconductor chip package according to claim 7, wherein said lead frame further includes at least one bus bar having at least one third through hole formed therethrough.
- 10. A semiconductor chip package according to claim 7, wherein each second through hole is 0.01 mm -0.5 mm in diameter.
- 11. A semiconductor chip package according to claim 6, wherein each second through hole is 0.01 mm -0.5 mm in diameter.
- 12. A semiconductor chip package according to claim 6, wherein said lead frame further includes at least one bus bar having at least one third through hole formed therethrough.
- 13. A semiconductor chip package comprising:
- a lead frame lacking a die pad but having a plurality of inner leads, said plurality of inner leads having first through holes formed therethrough;
- a semiconductor chip having a first surface with a circuit pattern and a second surface opposite to said first surface, said semiconductor chip being mounted on said lead frame with an adhesive mounting tape portion having first and second adhesive sides, whereby said first adhesive side is adhered to said lead frame and said second adhesive side is adhered to said first surface of said semiconductor chip, said mounting tape portion also having a plurality of substantially uniformly distributed second through holes formed therethrough, said semiconductor chip being electrically connected to said plurality of inner leads, at least some of the holes through said tape being not aligned with the leads or holes through the leads; and
- a molding compound portion encapsulating said semiconductor chip and at least a portion of said lead frame.
- 14. A semiconductor chip package comprising:
- a lead frame lacking a die pad but having a plurality of inner leads;
- a semiconductor chip mounted on said lead frame with an adhesive mounting tape portion having first and second adhesive sides, said first adhesive side being adhered to said inner leads of said lead frame, said adhesive mounting tape having a plurality of first through holes formed therethrough, said second adhesive side being adhered to said semiconductor chip, said semiconductor chip being electrically connected to said plurality of inner leads, at least some of the holes through said tape being not aligned with the leads or holes through the leads; and
- a molding compound portion encapsulating said semiconductor chip and at least a portion of said lead frame.
- 15. A semiconductor chip package comprising:
- a lead frame lacking a die pad but having a plurality of inner leads, said plurality of inner leads having first through holes formed therethrough;
- a semiconductor chip mounted on said lead frame with an adhesive mounting tape portion having first and second adhesive sides, said first adhesive side being adhered to said inner leads of said lead frame, said second adhesive side being adhered to said semiconductor chip, wherein said adhesive mounting tape has a plurality of second through holes formed therethrough, said semiconductor chip being electrically connected to said plurality of inner leads, at least some of the holes through said tape being not aligned with the leads or holes through the leads; and
- a molding compound portion encapsulating said semiconductor chip and at least a portion of said lead frame.
Priority Claims (1)
| Number |
Date |
Country |
Kind |
| 92-13590 |
Jul 1992 |
KRX |
|
Parent Case Info
This is a continuation of application Ser. No. 08/431,457, filed on May 1, 1995, which was abandoned upon the filing hereof, which is a continuation of application Ser. No. 08/097,995, filed Jul. 29, 1993 (abandoned).
US Referenced Citations (10)
Foreign Referenced Citations (8)
| Number |
Date |
Country |
| 0219463 |
Oct 1987 |
JPX |
| 0293964 |
Nov 1988 |
JPX |
| 0106455 |
Apr 1989 |
JPX |
| 0147836 |
Jun 1989 |
JPX |
| 0154545 |
Jun 1989 |
JPX |
| 0280343 |
Nov 1989 |
JPX |
| 0293642 |
Nov 1989 |
JPX |
| 0232957 |
Sep 1990 |
JPX |
Non-Patent Literature Citations (1)
| Entry |
| William C Ward, Volumn Production of Unique Plastic Surface-Mount Modules for the IBM 80-NS 1-MBIT DRAM Chip by area Wire Bond Techniques, IBM General Technology Division, Essax Junction, Vermont, pp. 552-557. |
Continuations (2)
|
Number |
Date |
Country |
| Parent |
431457 |
May 1995 |
|
| Parent |
97995 |
Jul 1993 |
|