Claims
- 1. A semiconductor chip, comprising:
a logic circuit unit; at least one memory macro unit having a redundant memory cell which recovers a defect cell; electrode pad rows being arranged around an outside of the logic circuit unit and the memory macro unit; and at least one fuse unit group storing addresses of the defect cell and being arranged in a region along any edge of the semiconductor chip, and on an outside of the logic circuit unit, the memory macro unit and the electrode pad rows, wherein the logic circuit unit, the memory macro unit, the electrode pad rows and the fuse unit group are positioned on a semiconductor chip surface.
- 2. The semiconductor chip according to claim 1, further comprising:
a plurality of bumps being disposed above the semiconductor chip surface and arranged in a two dimensional pattern on an inside of the electrode pad rows.
- 3. A semiconductor chip, comprising:
a logic circuit unit positioned on a semiconductor chip surface; at least one memory macro unit having a redundant memory cell which recovers a defect cell and positioned on the semiconductor chip surface; a plurality of bumps arranged in a two dimensional pattern above the logic circuit unit and the memory macro unit; and at least one fuse unit group storing addresses of the defect cell, being arranged along any edge of the semiconductor chip, outside of a region where the plurality of bumps are arranged and on the semiconductor chip surface.
- 4. The semiconductor chip according to claim 1, wherein the electrode pad rows are arranged along edges of the semiconductor chip in regions where the fuse unit group does not exist between the electrode pad rows and the edges of the semiconductor chip.
- 5. The semiconductor chip according to claim 1, wherein the electrode pad rows surround the logic circuit unit and the memory macro unit.
- 6. The semiconductor chip according to claim 1, wherein the electrode pad rows are formed on a portion of an outer periphery of the logic circuit unit and the memory macro unit.
- 7. The semiconductor chip according to claim 1, wherein the fuse unit group is provided in a plurality of fuse unit groups, which are arranged distributed on the semiconductor chip surface.
- 8. The semiconductor chip according to claim 1, wherein the fuse unit group is provided in a plurality of fuse unit groups, which are arranged substantially symmetrical with a central point on the semiconductor chip surface.
- 9. The semiconductor chip according to claim 1, wherein the fuse unit group is arranged away from each corner of the semiconductor chip.
- 10. The semiconductor chip according to claim 1, wherein the memory macro unit is provided in a plurality of memory macro units.
- 11. The semiconductor chip according to claim 1, wherein
the memory macro unit is provided in a plurality of the memory macro units; the fuse unit group is provided in a plurality of fuse unit groups; each of the fuse unit groups exists independently for each of the memory macro units; and the fuse unit groups are arranged substantially symmetrical with the center of the chip surface.
- 12. The semiconductor chip according to claim 1, wherein
the memory macro unit is provided in a plurality of memory macro units; the fuse unit group is provided in a plurality of fuse unit groups; each of the memory macro units and each of the fuse unit groups, which correspond to each other, are formed together in one region, respectively.
- 13. The semiconductor chip according to claim 1, wherein the fuse unit group comprises:
a plurality of fuses; a latch circuit for latching fuse data, which is data showing whether or not each of the fuses has been blown; and a transfer circuit for temporarily storing fuse data for each of the fuses as well as sequentially transferring a plurality of stored fuse data to the memory macro unit.
- 14. The semiconductor chip according to claim 13, further comprising:
a signal line, which connects the fuse unit group and the memory macro unit, and allows a plurality of fuse data to be sequentially transferred.
- 15. The semiconductor chip according to claim 14, wherein the signal line is an independent line allowing sequential transmission of all fuse data of the fuse unit group.
- 16. The semiconductor chip according to claim 14, wherein the signal line connects the fuse unit group to the memory macro unit and passes between an electrode pad and another electrode pad, which are arranged between the fuse unit group and the memory macro unit.
- 17. The semiconductor chip according to claim 14, wherein the signal line connects the fuse unit group to the memory macro unit and passes directly under an electrode pad, and the electrode pad is not utilized as a bonding pad.
- 18. The semiconductor chip according to claim 13, wherein
the memory macro unit comprises a circuit generating an initialization signal for the fuse unit substantially synchronous with energization of the memory macro unit; and the fuse unit group comprises a circuit which causes a signal necessary for operation of the latch circuit and the transfer circuit to be generated in response to reception of the initialization signal.
- 19. The semiconductor chip according to claim 2, wherein the fuse unit group is provided in a plurality of fuse unit groups, which are arranged distributed on the semiconductor chip surface.
- 20. The semiconductor chip according to claim 2, wherein the fuse unit group is provided in a plurality of fuse unit groups, which are arranged substantially symmetrical with a central point on the semiconductor chip surface.
- 21. The semiconductor chip according to claim 2, wherein the fuse unit group is arranged away from each corner of the semiconductor chip.
- 22. The semiconductor chip according to claim 2, wherein the memory macro unit is provided in a plurality of memory macro units.
- 23. The semiconductor chip according to claim 2, wherein
the memory macro unit is provided in a plurality of the memory macro units; the fuse unit group is provided in a plurality of fuse unit groups; each of the fuse unit groups exists independently for each of the memory macro units; and the fuse unit groups are arranged substantially symmetrical with the center of the chip surface.
- 24. The semiconductor chip according to claim 2, wherein
the memory macro unit is provided in a plurality of memory macro units; the fuse unit group is provided in a plurality of fuse unit groups; each of the memory macro units and each of the fuse unit groups, which are correspond to each other, are formed together in one region, respectively.
- 25. The semiconductor chip according to claim 2, wherein the fuse unit group comprises:
a plurality of fuses; a latch circuit for latching fuse data, which is data showing whether or not each of the fuses has been blown; and a transfer circuit for temporarily storing fuse data for each of the fuses as well as sequentially transferring a plurality of stored fuse data to the memory macro unit.
- 26. The semiconductor chip according to claim 25, further comprising:
a signal line, which connects the fuse unit group and the memory macro unit and allows a plurality of fuse data to be sequentially transferred.
- 27. The semiconductor chip according to claim 26, wherein the signal line connects the fuse unit group to the memory macro unit and passes between an electrode pad and another electrode pad, which are arranged between the fuse unit group and the memory macro unit.
- 28. The semiconductor chip according to claim 26, wherein the signal line connects the fuse unit group to the memory macro unit and passes directly under an electrode pad, and the electrode pad is not utilized as a bonding pad.
- 29. The semiconductor chip according to claim 3, wherein the fuse unit group is provided in a plurality of fuse unit groups, which are arranged distributed on the semiconductor chip surface.
- 30. The semiconductor chip according to claim 3, wherein the fuse unit group is provided in a plurality of fuse unit groups, which are arranged substantially symmetrical with a central point on the semiconductor chip surface.
- 31. The semiconductor chip according to claim 3, wherein the fuse unit group is arranged away from each corner of the semiconductor chip.
- 32. The semiconductor chip according to claim 3, wherein the memory macro unit is provided in a plurality of memory macro units.
- 33. The semiconductor chip according to claim 3, wherein
the memory macro unit is provided in a plurality of the memory macro units; the fuse unit group is provided in a plurality of fuse unit groups; each of the fuse unit groups exists independently for each of the memory macro units; and the fuse unit groups are arranged substantially symmetrical with the center of the chip surface.
- 34. The semiconductor chip according to claim 3, wherein
the memory macro unit is provided in a plurality of memory macro units; the fuse unit group is provided in a plurality of fuse unit groups; each of the memory macro units and each of the fuse unit groups, which are correspond to each other, are formed together in one region, respectively.
- 35. The semiconductor chip according to claim 3, wherein the fuse unit group comprises:
a plurality of fuses; a latch circuit for latching fuse data, which is data showing whether or not each of the fuses has been blown; and a transfer circuit for temporarily storing fuse data for each of the fuses as well as sequentially transferring a plurality of stored fuse data to the memory macro unit.
- 36. A semiconductor module, comprising:
the semiconductor chip according to claim 1; and a package board on which the semiconductor chip is mounted.
- 37. A semiconductor module, comprising:
the semiconductor chip according to claim 3; and a package board on which the semiconductor chip is mounted.
- 38. A semiconductor module, comprising:
the semiconductor chip according to claim 3; and a package board having the semiconductor chip mounted so that the surface thereof faces the bump formation plane; an adhesive resin layer which fills between the semiconductor chip and the package board; and soldering balls which are provided on the under-surface of the board.
Priority Claims (1)
Number |
Date |
Country |
Kind |
2001-193014 |
Jun 2001 |
JP |
|
CROSS REFERENCE TO RELATED APPLICATION
[0001] This application is based upon and claims the benefit of priority from the prior Japanese Patent Application No. 2001-193014 filed on Jun. 26, 2001, the entire contents of which are incorporated herein by reference.