Number | Date | Country | Kind |
---|---|---|---|
2001-193014 | Jun 2001 | JP |
Number | Name | Date | Kind |
---|---|---|---|
6363020 | Shubat et al. | Mar 2002 | B1 |
6396760 | Behera et al. | May 2002 | B1 |
Number | Date | Country |
---|---|---|
2001-8596 | Feb 2001 | KR |
Entry |
---|
Satoru Takase, et al., “A 1.6GB/s DRAM with Flexible Mapping Redundancy Technique and Additional Refresh Scheme”, IEEE International Solid-State Circuits Conference Digest Of Technical Papers, 1999, pp. 410, 411, and 485. |
Shigeki Tomishima, et al., “A 1.0V 230MHz Column-Access Embedded DRAM Macro for Portable MPEG Applications”, IEEE International Solid-State Circuits Conference Digest of Technical Papers, 2001, pp. 384 and 385, IEEE ISSCC 2001 Visuals Supplement, pp. 314, 315, 513 and 514. |