This application is based upon and claims the benefit of priority from the prior Japanese Patent Application No. 2010-4847, filed on Jan. 13, 2010, the entire contents of which is incorporated herein by reference.
The present invention relates generally to semiconductor devices and to a method for manufacturing the same.
In general, a MOSFET (Metal-Oxide-Semiconductor Field Effect Transistor) on a silicon substrate includes a gate insulating layer formed of thermally oxidized silicon on the silicon substrate, a polysilicon gate electrode on the gate insulating layer, and source and drain regions formed in the silicon substrate so as to oppose each other with a channel region therebetween under the polysilicon gate electrode.
Recent ultra-high-speed MOSFETs have been improved in terms of operation speed by reducing the gate length, and the thickness of the gate insulating layer has also been reduced in accordance with the scaling law. For a MOS transistor having a gate length of 45 nanometers (nm), for example, the thickness of a thermally oxidized silicon gate insulating layer is reduced to 1 nm or less. However, the reduction of the physical thickness of the gate insulating layer may cause gate leakage current due to a tunneling current passing through the gate insulating layer. This may result in a serious problem.
In order to solve the problem caused by the reduction in gate length, an approach has been made in which nitrogen is introduced to the oxidized silicon film to form a silicon oxynitride (SiON) gate insulating layer having an increased relative dielectric constant. Hence, the effective thickness EOT, which may be called “electrical thickness” or “converted thickness”, is reduced while the physical thickness is maintained to the extent that a tunneling current does not flow. However, an oxidized silicon film has a relative dielectric constant of 3.9 to 4.0, while a silicon nitride film has a relative dielectric constant of about 7 to 8. The use of the intermediate SiON film as the gate insulating layer has a limitation regarding how much the gate length may be reduced.
On the other hand, a metal oxide insulating film, such as that of hafnium oxide (HfO2) or zirconium oxide (ZrO2), has an extremely high relative dielectric constant of 20 to 30 and is generally called a high-k dielectric layer. It is expected that by using a high-k dielectric layer as the gate insulating layer, the gate leakage current caused by a tunnel effect may be reduced effectively even in a MOSFET having a still smaller gate length, such as 32 nm, 16 nm, or 8 nm.
However, if a p-type or an n-type polysilicon gate electrode is formed on a gate insulating layer made of such a high-k dielectric layer, a depletion layer is formed in the polysilicon gate electrode, and, then, the effective thickness of the gate insulating layer is undesirably increased. Also, in a MOSFET having a structure in which a polysilicon gate electrode is formed on a high-k dielectric gate insulating layer, the threshold voltage is fixed at a high level, that is, a problem known as so-called fermi level pinning occurs, regardless of whether it is a p channel MOSFET or an n channel MOSFET.
In a metal gate technique using a metal or conductive metal nitride for the gate electrode, a metal gate electrode may be combined with a high-k dielectric gate insulating layer without forming a depletion layer in the gate electrode or causing fermi level pinning. Then, a high-speed MOSFET featuring a high drain current may be provided. Metal gate techniques are disclosed in, for example, Tsuji, Y. et al., Thin Solid Films 516 (2008) 3989-3995; and Fujitsuka, N. et al., Sensors and Actuators A 97-98, (2002), 716-719.
A MOSFET having a metal gate electrode is formed mainly by the following two processes. One is a gate first process. In this process, a metal film intended for a gate electrode is deposited on a silicon substrate with a high-k dielectric gate insulating layer therebetween, as in an ordinary MOSFET manufacturing process. After the metal film is patterned, a source and a drain region are formed by ion implantation. The other is a gate last process. In this process, a polysilicon dummy gate electrode is formed on a silicon substrate with a dummy gate insulating layer of thermally oxidized silicon or the like therebetween, as in a general MOSFET manufacturing process. Then, the source and drain regions are subjected to ion implantation and thermal activation.
According to an aspect of the invention, a method of manufacturing a semiconductor device includes forming a polysilicon pattern and source/drain and side-wall spacer, epitaxially growing silicide films on the source/drain, epitaxially growing silicon films selectively on the silicide film, removing the polysilicon pattern, forming a gate insulating film and gate electrode.
The object and advantages of the invention will be realized and attained by at least the feature, elements, and combinations particularly pointed out in the claims. It is to be understood that both the foregoing general description and the following detailed description are exemplary and explanatory and are not restrictive of the invention, as claimed.
In a gate first process, the previously formed metal gate electrode and gate insulating layer react with each other by heat for activating an impurity element ion-implanted in the source and drain regions, thereby undesirably changing the electrical characteristics of the resulting MOSFET.
In a gate last process, after forming a dummy gate electrode on a silicon substrate and activating the impurity element ion-implanted in the source and drain regions by heat treatment, the dummy gate electrode is covered with an insulating interlayer. The insulating interlayer is polished by chemical mechanical polishing (CMP) to expose the dummy gate electrode. The exposed dummy gate electrode and the underlying dummy gate insulating layer are removed by wet etching. Furthermore, a high-k dielectric layer is formed along the inner wall and the bottom surface of a recess formed in the insulating interlayer by wet etching, and a metal layer is formed over the high-k dielectric layer to fill the recess. Then, the metal layer is polished by CMP until the surface of the insulating interlayer is exposed. Thus, a metal gate electrode filling the recess is formed over the high-k dielectric layer. The high-k dielectric layer underlying the metal gate electrode acts as a gate insulating layer.
In the gate last process, since the gate electrode and the gate insulating layer are not subjected to heat treatment, the electrical characteristics of the MOSFET are not changed; hence, the resulting device may exhibit stable characteristics.
As illustrated in
A first side wall insulating film 13WA and a second side wall insulating film 13WB are formed respectively on a first side wall and a second side wall of the dummy gate electrode 13D, and a source region 11c and a drain region 11d are formed in the element region 11A of the silicon substrate 11.
Further, silicide films 14S and 14D are formed at the surfaces of the source region 11c and the drain region 11d, respectively, by a salicide process. Accompanying the formation of the silicide films 14S and 14D, the dummy gate electrode 13D is covered with a silicide film 14G.
Referring to
Referring to
Referring to
Referring to
Then, a metal gate MOSFET 10 illustrated in
In the method for manufacturing the metal gate MOSFET 10 illustrated in
In the gate last process illustrated in
The metal gate electrode 13G has a height of about 100 nm. If such metal gate MOSFETs are formed on a large-diameter silicon wafer having a diameter of, for example, 20 centimeters (cm) or 30 cm by a gate last process, the amount of polishing may be highly precisely controlled over the entire surface of the wafer, regardless of the type and the density of elements to be formed. Accordingly, complicated and difficult measures, such as limiting the type, gate length and layout of MOSFETs to be formed, are required in view of design for manufacture (DFM).
A first embodiment of the invention will now be described with reference to
Referring now to
A source extension region 21a and a drain extension region 21b are formed in the element region 21A of the silicon substrate 21 by ion implantation using the dummy gate electrode 22D as a mask. More specifically, for forming an n-type metal gate MOSFET, an n-type impurity element, such as arsenic (As) or phosphorus (P), is implanted into the silicon substrate 21, and for forming a p-type metal gate MOSFET, a p-type impurity element, such as boron (B), is implanted.
For example, when arsenic is implanted to form the source and drain extension regions 21a and 21b, the ion implantation is performed, for example, at an acceleration energy of 1 kiloelectron volt (keV) and a dose of 1×1015 cm−2. When boron is implanted to form the source and drain extension regions 21a and 21b, the ion implantation is performed, for example, at an acceleration energy of 0.5 keV and a dose of 1×1015 cm−2.
An insulating layer is formed of, for example, SiN or silicon oxide to a thickness of about 100 nm by CVD over the silicon substrate 21 so as to cover the dummy gate electrode 23D. The insulating layer is subjected to anisotropic etching in a direction substantially perpendicular to the surface of the silicon substrate 21. Thus a first side wall insulating film 23WA is formed on the side wall of the dummy gate electrode 23D at the source extension region 21a side, and a second side wall insulating film 23WB is formed on the side wall of the dummy gate electrode 23D at the drain extension 21b region side.
Then, a source and a drain region are formed by ion implantation using the dummy gate electrode 23D and the first and second side wall insulating films 23WA and 23WB as a mask. More specifically, for forming an n-type metal gate MOSFET, an n-type impurity element, such as arsenic or phosphorus, is implanted into the silicon substrate 21, and for forming a p-type metal gate MOSFET, a p-type impurity element, such as boron, is implanted into the silicon substrate 21. The source region 21c is formed toward the outside of the first side wall insulating film 23WA under the source extension region 21a, and the drain region 21d is formed toward the outside of the second side wall insulating film 23WB under the drain extension region 21b.
For example, when phosphorus is implanted for forming the source and drain regions 21c and 21d, the ion implantation is performed, for example, at an acceleration energy of 8 keV and a dose of 1×1016 cm−2, and the resulting source and drain regions 21c and 21d contain 7×1016 cm−3 of phosphorus as an impurity. When boron is implanted for forming the source and drain regions 21c and 21d, the ion implantation is performed, for example, at an acceleration energy of 5 keV and a dose of 5×1015 cm−2, and the resulting source and drain regions 21c and 21d contain 2×1017 cm−3 of boron as an impurity.
After the ion implantation for the source and drain regions 21c and 21d, the silicon substrate 21 is heat-treated at a temperature of, for example, 1025° Celsius (C) for 0 to 3 seconds to activate the impurity element implanted in the source and drain regions 21c and 21d and the source and drain extension regions 21a and 21b.
In the ion implantation for the source and drain regions 21c and 21d, the dummy gate electrode 23D is also subjected to the ion implantation, and then the polysilicon film of the dummy gate electrode 23D is doped with an n-type or a p-type impurity to a high concentration comparable to the concentration in the source and drain regions 21c and 21d.
Subsequently, after the upper surfaces of the source region 21c, the drain region 21d and the dummy gate electrode 23D are treated with hydrofluoric acid to remove the naturally oxidized layers, a metal layer 24 is formed of nickel (Ni), cobalt (Co) or the like to a thickness of, for example, 5 to 10 nm over the entire surface of the structure illustrated in
In this instance, it may be note that the material of the metal layer 24 is selected so that the silicide film to be formed lattice-matches with silicon. For example, a nickel silicide film having a composition of NiSi2 formed from a nickel metal layer 24 has a CaF2 structure (face-centered cubic lattice) with a lattice constant of 5.406 angstroms (Å). This lattice constant is 0.5% smaller than the lattice constant (5.431 Å) of silicon crystal having a diamond structure being the same face-centered cubic lattice, and accordingly NiSi2 may favorably lattice-match with silicon.
A cobalt silicide film having a composition of CoSi2 formed from a cobalt metal layer 24 has a CaF2 structure with a lattice constant of 5.353 Å. This lattice constant is 1.4% smaller than the lattice constant (5.431 Å) of silicon crystal, and accordingly CoSi2 may lattice-match with silicon comparably favorably.
Accordingly, in the structure illustrated in
Such a single-crystal silicide film formed on a silicon single-crystal substrate has been disclosed in the above-cited non-patent document of Tsuji, Y.
In the operation illustrated in
Referring to
Selective growth of the single-crystal silicon films 25S and 25D is performed using silane (SiH4), dichlorosilane (SiH2Cl2) or trichlorosilane (SiHCl3) as the silicon source gas. Preferably, the source gas contains an etching gas, such as hydrogen chloride (HCl) or chlorine (Cl2), for selective growth. When, for example, silane gas is used as the source gas, the selective growth of the single-crystal silicon films may be performed at a substrate temperature of 450 to 470° C., a total pressure of 5 to 130 Pa and a silane gas partial pressure of 1 to 5 Pa. Under these conditions, a silicon film does not substantially grow on the silicide film 24G on the polycrystalline dummy gate electrode 23D.
The selective growth of the single-crystal silicon films 25S and 25D in the operation illustrated in
The selective growth of the single-crystal silicon films 25S and 25D may be performed by alternately repeating crystal growth using an above-mentioned silicon source gas and etching using an etching gas several times. Alternatively, after crystal growth using a silicon source gas, etching may be performed using an etching gas.
In the present embodiment, by adding an etching gas to the silicon source gas for forming the single-crystal silicon films 25S and 25D, or by performing etching in the operation for forming the single-crystal silicon films 25S and 25D, a polysilicon film may be immediately removed even if the polysilicon film is formed on the polycrystalline silicide film 24G or the side wall insulating films 23WA and 23WB. This is because the polysilicon film is thinner and more easily etched than the single-crystal silicon films 25S and 25D.
Referring to
More specifically, the silicide film 24G of the structure illustrated in
After the removal of the silicide film 24G, the dummy gate electrode 23D and the dummy gate insulating layer 22D are removed by selective etching using a fluoronitric etchant containing hydrofluoric acid (HF) and nitric acid (HNO3). Etching using a hydrofluoric etchant is stopped when the surface of the silicon substrate 21 has been exposed at the bottom of the recess 23V. The fluoronitric etchant may further contain acetic acid (CH3COOH).
In the removal of the dummy gate electrode 23D, which is made of polysilicon, by etching in the operation illustrated in
On the other hand, the silicon single-crystal films 25S and 25D are not doped and has a resistivity of more than 0.1 Ωcm, containing a n-type impurity element of less than 7×1016 cm−3 or a p-type impurity element of less than 2×1017 cm−3. Accordingly, the silicon single-crystal films 25S and 25D are hardly etched and act as an effective mask.
Since the surface of the silicon substrate 21 has a high resistivity of more than 0.1 Ω/cm and a low impurity concentration according to the high resistivity, the etching is spontaneously stopped when the surface of the silicon substrate 21 has been exposed in the recess 23V.
If polysilicon films are formed discontinuously, for example, in an island manner on the polycrystalline silicide film 24G in the operation illustrated in
Referring to
More specifically, the high-k dielectric layer 26 may be formed of a metal oxide, such as HfO2, ZrO2, or Y2O3, or a silicate or aluminate of hafnium, zirconium, yttrium or the like, to a thickness of about 1 to 3 nanometers (nm) by ALD or CVD. Thus the side wall insulating films 23WA and 23WB and the silicon substrate 21 exposed at the bottom of the recess 23V are continuously covered with the high-k dielectric layer 26. The high-k dielectric layer 26 may be further doped with nitrogen. If the high-k dielectric layer 26 is made of HfO2, the HfO2 layer may contain Zr, and if it is made of ZrO2, the ZrO2 layer may contain Hf.
The metal layer 27 may be made of a metal, such as Ti or Ta, or a conductive metal nitride, such as TiN or TaN. The material of the metal layer may be doped with a small amount of silicon (Si) or carbon (C) so that the work function in a bulk state is about 4.3 eV for an n-type MOSFET, or about 4.9 eV for a p-type MOSFET. The metal layer 27 may have a composition of, for example, TiSiN, TaC, TaCN, or TaSiN. The metal layer 27 may be made of a metal or metal nitride including at least one element such as, for example, nickel, cobalt, titanium, tantalum, zirconium, hafnium, tungsten, platinum, chromium, palladium, rhenium, vanadium, and niobium.
While the metal layer 27 may be formed by PVD, such as sputtering, it may be formed by ALD or CVD.
Referring to
The wet etching of the metal layer in the operation illustrated in
For etching a TiN metal layer 27 with APM (etchant containing ammonia (NH4OH), hydrogen peroxide (H2O2) and water (H2O) in a value ratio of 1:1:10), the metal layer 27 may be etched to a depth of 20 nm at a temperature of 65° C. for 5 minutes. Alternatively, the metal layer 27 may be dry-etched using a chlorine-based gas (such as Cl2 and BCl3).
Referring to
A SiN layer 28 is formed to a thickness of, for example, 50 nm as an etching stopper over the structure illustrated in
In the operation illustrated in
More specifically, the etching for forming the via holes 29S, 29D and 29G in the insulating interlayer 29 stops spontaneously at the time when the SiN layer 28 acting as an etching stopper has been exposed. Then, the etching stopper 28 is etched under different etching conditions until the silicide films 24S and 24D are exposed in the via holes 29S and 29D and the metal gate electrode 27G is exposed in the via hole 29G.
Referring to
Referring to
In the present embodiment, the metal gate electrode 27G may be formed by a gate last process without applying CMP, and a metal gate MOSFET may be manufactured with a high yield. Although the present embodiment performs CMP in the operations illustrated in
The operation illustrated in
In either of the metal gate MOSFETs illustrated in
In this embodiment, the structure illustrated in
Referring to
Referring to
Referring to
Referring to
In the present embodiment, the single-crystal silicon films 25S and 25D may be left, as in the modification illustrated in
All examples and conditional language recited herein are intended for pedagogical purposes to aid the reader in understanding the invention and the concepts contributed by the inventor to furthering the art, and are to be construed as being without limitation to such specifically recited examples and conditions. Although the embodiments of the present inventions have been described in detail, it should be understood that various changes, substitutions, and alterations could be made hereto without departing from the spirit and scope of the invention.
Number | Date | Country | Kind |
---|---|---|---|
2010-4847 | Jan 2010 | JP | national |