This application is based upon and claims the benefit of priority from the prior Japanese Patent Application No. 2010-003094, filed on Jan. 8, 2010; the entire contents of which are incorporated herein by reference.
Embodiments described herein relate generally to a semiconductor device and a method for manufacturing the same.
As a power control semiconductor device achieving compatibility between high breakdown voltage and low on-resistance, a vertical MOSFET (metal oxide semiconductor field effect transistor) having a super junction structure (hereinafter also referred to as “SJ structure”) is known. The SJ structure includes p-type semiconductor pillars buried in an n-type semiconductor layer so that n-type portions and p-type portions are alternately arranged. In the SJ structure, by equalizing the amount of impurity contained in the n-type portion with that contained in the p-type portion, a non-doped layer is artificially produced to sustain a high breakdown voltage. Furthermore, low on-resistance can be achieved by passing a current through the n-type portion having high impurity concentration.
One of the methods for forming a MOSFET having such a SJ structure is as follows. An n-type semiconductor layer is grown on an n+-type semiconductor substrate by epitaxial growth. A plurality of trenches are formed in this semiconductor layer. A p-type semiconductor material is epitaxially grown in the trench to form a p-type semiconductor pillar (see, e.g., JP-A 2007-173734(Kokai)).
However, when the p-type semiconductor material is epitaxially grown in the trench, a hollow portion (void) tends to be formed in the grown film. This hollow portion may induce crystal defects in the grown film in the trench. Such crystal defects impact on the characteristics of the semiconductor device such as the vertical MOSFET, particularly on the reliability such as leak voltage.
In general, according to one embodiment, a semiconductor device includes a first semiconductor layer of a first conductivity type and a second semiconductor layer of a second conductivity type. The first semiconductor layer is formed with a trench. The second semiconductor layer is buried in the trench, and includes a hollow portion. A length of the hollow portion along depth direction of the trench is 5 μm or less or 15 μm or more.
In general, according to another embodiment, a semiconductor device includes a first main electrode, a second main electrode, a first semiconductor layer of a first conductivity type, a first buried semiconductor layer of a second conductivity type, a second buried semiconductor layer of a second conductivity type, a third semiconductor layer of the second conductivity type, a fourth semiconductor layer of the first conductivity type, a fifth semiconductor layer of the second conductivity type, a sixth semiconductor layer of the first conductivity type and a control electrode. The first semiconductor layer of a first conductivity type is provided between the first main electrode and the second main electrode and has a first trench and a second trench. The second trench is aligned with the first trench formed at a predetermined pitch in a direction perpendicular to a direction from the first main electrode toward the second main electrode. The first buried semiconductor layer of a second conductivity type is buried in the first trench and includes a hollow portion in the first buried semiconductor layer. The second buried semiconductor layer of a second conductivity type is buried in the second trench and includes a hollow portion in the second buried semiconductor layer. The third semiconductor layer of the second conductivity type is provided between the first buried semiconductor layer and the second main electrode. The fourth semiconductor layer of the first conductivity type is selectively provided between a portion of the third semiconductor layer and the second main electrode. The fifth semiconductor layer of the second conductivity type is provided between the second buried semiconductor layer and the second main electrode. The sixth semiconductor layer of the first conductivity type is selectively provided between a portion of the fifth semiconductor layer and the second main electrode. The control electrode is provided between a portion between the first buried semiconductor layer and the second buried semiconductor layer and the second main electrode via an insulating film. The first main electrode is electrically connected to the first semiconductor layer. The second main electrode is connected to the fourth semiconductor layer and the sixth semiconductor layer. A length of the hollow portion along depth direction of the first and second trenches is 5 μm or less or 15 μm or more.
In general, according to another embodiment, a method for manufacturing a semiconductor device is disclosed. The method can include forming a trench in a first semiconductor layer of a first conductivity type and forming a second semiconductor layer by supplying a raw material gas to both end portions in longitudinal direction of the trench along one direction along the longitudinal direction and along two directions along width direction of the trench and supplying the raw material gas to an intermediate portion of the trench other than both the end portions along the two directions along the width direction to grow a semiconductor material of a second conductivity type in the trench. The second semiconductor layer includes a hollow portion inside the semiconductor material of the second conductivity type. A length of the hollow portion along depth direction of the trench is set to 5 μm or less or 15 μm or more.
Embodiments of the invention will now be described with reference to the drawings. The embodiments will be described with reference to an example in which the first conductivity type is n-type and the second conductivity type is p-type.
The semiconductor device 1 according to this embodiment shown in
The trench 13 is filled with p-type single crystal silicon. Thus, a p-type silicon pillar 14 is buried as a second semiconductor layer in the trench 13. In the n-type silicon layer 12, the p-type silicon pillar 14 and the portion of the n-type silicon layer 12 between the p-type silicon pillars 14 are alternately arranged to form a super junction structure (SJ structure). In the following, the depth direction (vertical direction in the figure) of the trench 13 filled with the p-type silicon pillar 14 is referred to as “trench direction”. The direction (horizontal direction in the figure) orthogonal to the trench direction, i.e., the arranging direction of the p-type silicon pillars 14, is referred to as “SJ direction”. Furthermore, the extending direction (the direction perpendicular to the page including the figure) of the p-type silicon pillar 14 is referred to as “pillar direction”.
Each trench 13 is formed from the upper surface of the n-type silicon layer 12 to a prescribed depth such as not to reach the n+-type silicon substrate 11. Furthermore, the trenches 13 are formed discontinuously throughout the semiconductor chip along the pillar direction. The p-type silicon pillar 14 is buried in each such trench 13. The p-type silicon pillar 14 is a layer formed by epitaxial growth in the trench 13.
The p-type silicon pillar 14 includes a hollow portion BD extending in the trench direction. The hollow portion BD is formed in accordance with the setting of the growth condition when the p-type silicon pillar 14 is formed by epitaxial growth. In this embodiment, the length L of the hollow portion BD along the trench direction is set to 5 μm or less or 15 μm or more. Such length setting is realized by the setting of the epitaxial growth condition for the p-type silicon pillar 14. By setting the length L of the hollow portion BD to the aforementioned size, the occurrence of crystal defects in the Si structure formed by epitaxial growth is suppressed.
A p-type base region 15 (third semiconductor layer, fifth semiconductor layer) extending in the pillar direction is formed immediately above the p-type silicon pillar 14 in the n-type silicon layer 12. In the upper portion of the p-type base region 15, a pair of n+-type source regions 16 (fourth semiconductor layer, sixth semiconductor layer) extending in the pillar direction is selectively formed so that the n+-type source regions 16 are spaced from each other. Furthermore, a p+-type contact region 17 is formed between the source regions 16 in the p-type base region 15.
In the terminal section of the semiconductor device 1, an n+-type diffusion region 20 is formed in the upper portion of the n-type silicon layer 12 and the p-type silicon pillar 14. The diffusion region 20 has higher impurity concentration than the n-type silicon layer 12. As viewed from above, the diffusion region 20 is shaped like a ring along the outer edge of the semiconductor device 1, i.e., along the outer edge of the n-type silicon layer 12.
Furthermore, a gate electrode 21 as a control electrode is provided on the n-type silicon layer 12, and a gate insulating film 22 is provided so as to enclose the gate electrode 21. The gate electrode 21 is formed from e.g. polysilicon. The gate insulating film 22 is formed from e.g. silicon oxide.
The gate electrode 21 is located immediately above the region between the adjacent source regions 16 formed in the adjacent p-type base regions 15. That is, the gate electrode 21 is provided immediately above one p-type base region 15, the n-type silicon layer 12, and the other p-type base region 15 arranged between the adjacent source regions 16. Hence, the gate electrode 21 is provided in a region including the immediately overlying region of the portion of the p-type base region 15 between the n-type silicon layer 12 and the source region 16. Furthermore, the gate electrode 21 is curved so as to be convex upward, for instance. Thus, the gate electrode 21 is relatively high at the center, i.e., at the position corresponding to the immediately overlying region of the n-type silicon layer 12, and is relatively low at both ends.
Moreover, a source electrode 23 as a second main electrode is provided between the gate electrodes 21 and on the gate electrode 21. The portion of the source electrode 23 between the gate electrodes 21 is connected to the source region 16 and the contact region 17. Furthermore, the gate electrode 21 is insulated from the n-type silicon layer 12 and the source electrode 23 by the gate insulating film 22. On the other hand, a drain electrode 24 as a first main electrode is provided on the lower surface of the n+-type silicon substrate 11 and connected to the n+-type silicon substrate 11. The source electrode 23 and the drain electrode 24 are formed from e.g. a metal. (Relationship between the hollow portion and the density of crystal defects)
Here, in a trench formed to a depth of 50 μm in the n-type silicon layer, a p-type silicon pillar was formed by epitaxial growth. The length L of the hollow portion was adjusted by changing the ratio of SiH2Cl2 to HCl. The length L of the hollow portion ranged from 0 μm (no hollow portion) to 42 μm. At various lengths L, the crystal defect density inside the n-type silicon layer 12 (see
As seen from
Next, a method for manufacturing a semiconductor device according to a second embodiment is described.
First, as shown in
Next, a plurality of trenches 13 extending in one direction (pillar direction) parallel to the upper surface of the n-type silicon layer 12 are formed from the upper surface side of the n-type silicon layer 12 halfway through the n-type silicon layer 12. As shown in
Next, p-type silicon as a semiconductor material is epitaxially grown and deposited in the trench 13 to bury a p-type silicon pillar 14 in the trench 13. Here, the epitaxial growth is performed by e.g. the CVD (chemical vapor deposition) method after the upper surface of the n-type silicon layer 12 is covered with a silicon oxide film 31 (see
When the p-type silicon pillar 14 is thus buried in the trench 13, a hollow portion BD is formed. Here, formation of the hollow portion BD is described.
As shown in
Consequently, even if CVD is performed under the condition that the inside of the trench 13 is completely filled with silicon in the intermediate portion 13b of the trench 13 as shown in
Furthermore, depending on the growth condition, a void as shown in
Next, a p-type base region 15, a source region 16, and a contact region 17 shown in
Next, as shown in
The invention has been described above with reference to the embodiments. However, the invention is not limited to these embodiments. For instance, those skilled in the art can suitably modify the above embodiment by addition, deletion, or design change of components, or by addition, omission, or condition change of process steps. Such modifications are also encompassed within the scope of the invention as long as they fall within the spirit of the invention.
For instance, in the above description of the embodiments, the first conductivity type is n-type, and the second conductivity type is p-type. However, the invention can be practiced also in the case where the first conductivity type is p-type and the second conductivity type is n-type. Furthermore, an n−-type buffer layer having lower impurity concentration than the n-type silicon layer 12 may be provided between the n+-type silicon substrate 11 and the n-type silicon layer 12. In the above description of the embodiments, a semiconductor chip having a planar MOS gate structure is taken as an example. However, the semiconductor chip according to the invention can be practiced also in a trench MOS gate structure (UMOS structure). In the above description of the embodiments, silicon (Si) is taken as an example of semiconductor. However, the semiconductor can be e.g. a compound semiconductor such as silicon carbide (SiC) or gallium nitride (GaN), or a wide bandgap semiconductor such as diamond.
The pillar planar pattern of the super junction structure is not limited to the above example. Besides the striped pattern, the embodiments can be practiced in various patterns such as a mesh or offset mesh pattern.
In the above embodiments, only the structure of the cell section is described. However, the terminal structure of the device is not particularly limited. The embodiments can be practiced in various structures such as a guard ring structure, a field plate structure, or a RESURF structure.
In the example of the above embodiments, the semiconductor device is a MOSFET having a super junction structure. However, the invention is not limited thereto. The semiconductor device may be, for instance, a hybrid device of MOSFET and SBD (Schottky barrier diode), or an IGBT (insulated gate bipolar transistor).
While certain embodiments have been described, these embodiments have been presented by way of example only, and are not intended to limit the scope of the inventions. Indeed, the novel embodiments described herein may be embodied in a variety of other forms; furthermore, various omissions, substitutions and changes in the form of the embodiments described herein may be made without departing from the spirit of the inventions. The accompanying claims and their equivalents are intended to cover such forms or modifications as would fall within the scope and spirit of the invention.
Number | Date | Country | Kind |
---|---|---|---|
2010-003094 | Jan 2010 | JP | national |