This U.S. non-provisional patent application claims priority under 35 U.S.C. § 119 to Korean Patent Application No. 10-2021-0145716, filed on Oct. 28, 2021, in the Korean Intellectual Property Office, the entire contents of which are hereby incorporated by reference.
The present disclosure relates to a semiconductor device and a method of fabricating the same, and in particular, to a semiconductor device including a field effect transistor and a method of fabricating the same.
A semiconductor device includes an integrated circuit that may consist of metal-oxide-semiconductor field-effect transistors (MOS-FETs). To meet an increasing demand for a semiconductor device with a small pattern size and a reduced design rule, the MOS-FETs may be being aggressively scaled down. The scale-down of the MOS-FETs may lead to deterioration in operational properties of the semiconductor device. A variety of studies are being conducted to overcome technical limitations associated with the scale-down of the semiconductor device and to realize high-performance semiconductor devices.
An embodiment of the inventive concept may provide a semiconductor device with improved electrical characteristics.
An embodiment of the inventive concept may provide a method of fabricating a semiconductor device with improved electrical characteristics.
According to an embodiment of the inventive concept, a semiconductor device may include a substrate including an active pattern, a channel pattern and a source/drain pattern that are on the active pattern and connected to each other, and an active contact electrically connected to the source/drain pattern. The active contact may include a first barrier metal and a first filler metal on the first barrier metal, and the first barrier metal may include a metal nitride layer. The first filler metal may include at least one of molybdenum, tungsten, ruthenium, cobalt, or vanadium. The first filler metal may include a first crystalline region having a body-centered cubic (BCC) structure and a second crystalline region having a face-centered cubic (FCC) structure. A proportion of the first crystalline region in the first filler metal may range from 60% to 99%.
According to an embodiment of the inventive concept, a semiconductor device may include a substrate including an active pattern, a channel pattern and a source/drain pattern that are on the active pattern and connected to each other, an active contact coupled to the source/drain pattern, and a metal layer on the active contact. An interconnection line in the metal layer may be electrically connected to the active contact through a via, and the active contact may include a first barrier metal and a first filler metal on the first barrier metal. The via may include a second barrier metal and a second filler metal on the second barrier metal, and each of the first and second barrier metals may include a metal nitride layer. The first and second filler metals may each include at least one of molybdenum, tungsten, ruthenium, cobalt, or vanadium. The first fillet metal includes a first crystalline region having a body-centered cubic (BCC) structure and the second filler metal includes a second crystalline region having the body-centered cubic (BCC) structure. A proportion of the body-centered cubic (BCC) structure in the first filler metal may be higher than a proportion of a body-centered cubic (BCC) structure in the second filler metal.
According to an embodiment of the inventive concept, a semiconductor device may include a substrate including a PMOSFET region and an NMOSFET region, a first active pattern on the PMOSFET region and a second active pattern on the NMOSFET region, a first channel pattern and a first source/drain pattern on the first active pattern, a second channel pattern and a second source/drain pattern on the second active pattern, a gate electrode on the first and second channel patterns, a gate insulating layer between the gate electrode and the first and second channel patterns, a gate spacer on a side surface of the gate electrode, a gate capping pattern on a top surface of the gate electrode, a gate cutting pattern penetrating the gate electrode, an interlayer insulating layer on the gate capping pattern and the gate cutting pattern, an active contact that penetrates the interlayer insulating layer and is electrically connected to the first and second source/drain patterns, metal-semiconductor compound layers between the active contact and the first and second source/drain patterns, respectively, a gate contact that penetrates the interlayer insulating layer and the gate capping pattern and electrically connected to the gate electrode, a first metal layer on the interlayer insulating layer, the first metal layer including a power line, which overlaps the gate cutting pattern in a direction normal to a surface of the substrate, and first interconnection lines, which are electrically connected to the active and gate contacts, respectively, and a second metal layer on the first metal layer. The second metal layer may include second interconnection lines electrically connected to the first metal layer. The active contact may include a first barrier metal and a first filler metal on the first barrier metal, and the gate contact may include a second barrier metal and a second filler metal on the second barrier metal. A proportion of a body-centered cubic (BCC) structure in the first filler metal may be higher than a proportion of a body-centered cubic (BCC) structure in the second filler metal.
According to an embodiment of the inventive concept, a method of fabricating a semiconductor device may include forming an active pattern on a substrate, forming a sacrificial pattern, which extends in a first direction, on the active pattern, forming a source/drain pattern, which includes a sacrificial layer, at a side of the sacrificial pattern, forming an interlayer insulating layer on the sacrificial pattern and the source/drain pattern, replacing the sacrificial pattern with a gate electrode, forming a contact trench in the interlayer insulating layer, such that at least a portion of the source/drain pattern is free of the interlayer insulating layer, and forming an active contact in the contact trench. The forming of the active contact may include forming a barrier metal layer in the contact trench, performing a plasma-using ion bombardment process on the barrier metal layer, and forming a filler metal layer on the barrier metal layer. A proportion of a body-centered cubic (BCC) structure in the filler metal layer may range from 60% to 99%.
Various example embodiments will be described more fully with reference to the accompanying drawings, in which embodiments are shown. The present disclosure may, however, be embodied in many different forms and should not be construed as limited to the embodiments set forth herein. Like reference numerals refer to like elements throughout this application. It will be understood that, although the terms first, second, etc. may be used herein to describe various elements, these elements should not be limited by these terms. These terms are only used to distinguish one element from another element. Thus, for example, a first element, a first component or a first section discussed below could be termed a second element, a second component or a second section without departing from the teachings of the present inventive concept. As used herein, the term “and/or” includes any and all combinations of one or more of the associated listed items. It is noted that aspects described with respect to one embodiment may be incorporated in different embodiments although not specifically described relative thereto. That is, all embodiments and/or features of any embodiments can be combined in any way and/or combination.
Referring to
The single height cell SHC may be defined between the first power line M1_R1 and the second power line M1_R2. The single height cell SHC may include one PMOSFET region PR and one NMOSFET region NR. In other words, the single height cell SHC may have a CMOS structure provided between the first and second power lines M1_R1 and M1_R2.
Each of the PMOSFET and NMOSFET regions PR and NR may have a first width WI1 in a first direction D1. In other embodiments, the widths of the PR and NR regions may be different I the first direction D1. A length of the single height cell SHC in the first direction D1 may be defined as a first height HE1. The first height HE1 may be substantially equal to a distance (e.g., a pitch) between the first and second power lines M1_R1 and M1_R2.
The single height cell SHC may constitute a single logic cell. In the present specification, the logic cell may mean a logic device (e.g., AND, OR, XOR, XNOR, inverter, and so forth), which is configured to execute a specific function. In other words, the logic cell may include transistors constituting the logic device and interconnection lines connecting transistors to each other.
Referring to
The double height cell DHC may be defined between the second power line M1_R2 and the third power line M1_R3. The double height cell DHC may include a first PMOSFET region PR1, a second PMOSFET region PR2, a first NMOSFET region NR1, and a second NMOSFET region NR2.
The first NMOSFET region NR1 may be adjacent to the second power line M1_R2. The second NMOSFET region NR2 may be adjacent to the third power line M1_R3. The first and second PMOSFET regions PR1 and PR2 may be adjacent to the first power line M1_R1. When viewed in a plan view, the first power line M1_R1 may be disposed between the first and second PMOSFET regions PR1 and PR2.
A length of the double height cell DHC in the first direction D1 may be defined as a second height HE2. The second height HE2 may be about two times the first height HE1 of
Thus, a channel size of a PMOS transistor of the double height cell DHC may be greater than a channel size of a PMOS transistor of the single height cell SHC previously described with reference to
Referring to
The double height cell DHC may be disposed between the second and third power lines M1_R2 and M1_R3. The double height cell DHC may be adjacent to the first and second single height cells SHC1 and SHC2 in a second direction D2.
A division structure DB may be provided between the first single height cell SHC1 and the double height cell DHC and between the second single height cell SHC2 and the double height cell DHC. The active region of the double height cell DHC may be electrically separated from the active region of each of the first and second single height cells SHC1 and SHC2 by the division structure DB.
Referring to
The substrate 100 may include the first PMOSFET region PR1, the second PMOSFET region PR2, the first NMOSFET region NR1, and the second NMOSFET region NR2. Each of the first PMOSFET region PR1, the second PMOSFET region PR2, the first NMOSFET region NR1, and the second NMOSFET region NR2 may extend in the second direction D2. The first single height cell SHC1 may include the first NMOSFET region NR1 and the first PMOSFET region PR1, and the second single height cell SHC2 may include the second PMOSFET region PR2 and the second NMOSFET region NR2.
A first active pattern AP1 and a second active pattern AP2 may be defined by a trench TR, which is formed in an upper portion of the substrate 100. The first active pattern AP1 may be provided on each of the first and second PMOSFET regions PR1 and PR2. The second active pattern AP2 may be provided on each of the first and second NMOSFET regions NR1 and NR2. The first and second active patterns AP1 and AP2 may extend in the second direction D2. Each of the first and second active patterns AP1 and AP2 may be a vertically-protruding portion of the substrate 100, i.e., extending in the D3 direction or a direction normal to an upper surface of the substrate 100.
A device isolation layer ST may be provided to at least partially fill the trench TR. The device isolation layer ST may include a silicon oxide layer. The device isolation layer ST may not cover first and second channel patterns CH1 and CH2, i.e., at least a portion of the first and second channel patterns CH1 and CH2 may be free of the device isolation layer ST as will be described below.
The first channel pattern CH1 may be provided on the first active pattern AP1. The second channel pattern CH2 may be provided on the second active pattern AP2. Each of the first and second channel patterns CH1 and CH2 may include a first semiconductor pattern SP1, a second semiconductor pattern SP2, and a third semiconductor pattern SP3, which are sequentially stacked. The first to third semiconductor patterns SP1, SP2, and SP3 may be spaced apart from each other in a vertical direction (i.e., a third direction D3 or a direction normal to an upper surface of the substrate 100).
Each of the first to third semiconductor patterns SP1, SP2, and SP3 may be formed of or include at least one of silicon (Si), germanium (Ge), or silicon germanium (SiGe). For example, each of the first to third semiconductor patterns SP1, SP2, and SP3 may be formed of or include crystalline silicon.
A plurality of first source/drain patterns SD1 may be provided on the first active pattern AP1. A plurality of first recesses RS1 may be formed in an upper portion of the first active pattern AP1. The first source/drain patterns SD1 may be provided in the first recesses RS1, respectively. The first source/drain patterns SD1 may be impurity regions of a first conductivity type (e.g., p-type). The first channel pattern CH1 may be interposed between each pair of the first source/drain patterns SD1. In other words, each pair of the first source/drain patterns SD1 may be connected to each other by the stacked first to third semiconductor patterns SP1, SP2, and SP3.
A plurality of second source/drain patterns SD2 may be provided on the second active pattern AP2. A plurality of second recesses RS2 may be formed in an upper portion of the second active pattern AP2. The second source/drain patterns SD2 may be provided in the second recesses RS2, respectively. The second source/drain patterns SD2 may be impurity regions of a second conductivity type (e.g., n-type). The second channel pattern CH2 may be interposed between each pair of the second source/drain patterns SD2. In other words, each pair of the second source/drain patterns SD2 may be connected to each other by the stacked first to third semiconductor patterns SP1, SP2, and SP3.
The first and second source/drain patterns SD1 and SD2 may be epitaxial patterns, which are formed by a selective epitaxial growth (SEG) process. In an embodiment, each of the first and second source/drain patterns SD1 and SD2 may have a top surface that is higher than a top surface of the third semiconductor pattern SP3 in the D3 direction and in a cross-sectional view with the substrate 100 serving as a base reference layer. In another embodiment, a top surface of at least one of the first and second source/drain patterns SD1 and SD2 may be located at substantially the same level as the top surface of the third semiconductor pattern SP3 in the D3 direction.
The first source/drain patterns SD1 may include a semiconductor material (e.g., SiGe) whose lattice constant is greater than that of the substrate 100. In this case, the pair of the first source/drain patterns SD1 may exert a compressive stress on the first channel patterns CH1 therebetween. The second source/drain patterns SD2 may be formed of or include the same semiconductor element (e.g., Si) as the substrate 100.
Each of the first source/drain patterns SD1 may include a buffer layer BFL and a main layer MAL on the buffer layer BFL. Hereinafter, a sectional shape of the first source/drain pattern SD1 in the second direction D2 will be described in more detail with reference to
The buffer layer BFL may be on and at least partially cover an inner surface of the first recess RS1. In an embodiment, the buffer layer BFL may have a decreasing thickness in an upward direction, i.e., the D3 direction or a direction normal to an upper surface of the substrate 100. For example, a thickness of the buffer layer BFL, which is measured in the third direction D3 on a bottom of the first recess RS1, may be larger than a thickness of the buffer layer BFL, which is measured in the second direction D2 at a top level of the first recess RS1. In addition, the buffer layer BFL may have a ‘U’-shaped section along a profile of the first recess RS1.
The main layer MAL may fill most of an unfilled region of the first recess RS1 having the buffer layer BFL therein. A volume of the main layer MAL may be larger than a volume of the buffer layer BFL. That is, a ratio of the volume of the main layer MAL to a total volume of the first source/drain pattern SD1 may be greater than a ratio of the volume of the buffer layer BFL to a total volume of the first source/drain pattern SD1.
Each of the buffer and main layers BFL and MAL may be formed of or include silicon germanium (SiGe). In some embodiments, the buffer layer BFL may contain a relatively low concentration of germanium (Ge). In another embodiment, the buffer layer BFL may contain only silicon (Si), without germanium (Ge). A germanium concentration of the buffer layer BFL may range from 0 at % to 10 at %. More specifically, the germanium concentration of the buffer layer BFL may range from 2 at % to 8 at %.
The main layer MAL may contain a relatively high concentration of germanium (Ge). As an example, a germanium concentration of the main layer MAL may range from 30 at % to 70 at %. The germanium concentration of the main layer MAL may increase in the third direction D3. For example, a portion of the main layer MAL, which is adjacent to the buffer layer BFL, may have a germanium concentration of about 40 at %, and an upper portion of the main layer MAL may have a germanium concentration of about 60 at %.
Each of the buffer and main layers BFL and MAL may contain an impurity (e.g., boron, gallium, or indium) that allows the first source/drain pattern SD1 to have a p-type conductivity. The impurity concentration of each of the buffer and main layers BFL and MAL may range from 1E18 atoms/cm3 to 5E22 atoms/cm3. An impurity concentration of the main layer MAL may be greater than an impurity concentration of the buffer layer BFL.
The buffer layer BFL may prevent or reduce the likelihood of a stacking fault between the substrate 100 (i.e., the first active pattern AP1) and the main layer MAL and between the first to third semiconductor patterns SP1, SP2, and SP3 and the main layer MAL. The stacking fault may lead to an increase of a channel resistance. The stacking fault may easily occur on the bottom of the first recess RS1. Thus, to prevent the stacking fault, the buffer layer BFL may be provided to have a relatively large thickness near the bottom of the first recess RS1.
The buffer layer BFL may protect the main layer MAL from a process of replacing sacrificial layers SAL, which will be described below, with the first to third portions PO1, PO2, and PO3 of the gate electrode GE. For example, the buffer layer BFL may prevent or inhibit an etchant material, which is used to remove the sacrificial layers SAL, from entering and etching the main layer MAL.
Referring back to
The gate electrode GE may include a first portion PO1 interposed between the active pattern AP1 or AP2 and the first semiconductor pattern SP1, a second portion PO2 interposed between the first and second semiconductor patterns SP1 and SP2, a third portion PO3 interposed between the second and third semiconductor patterns SP2 and SP3, and a fourth portion PO4 on the third semiconductor pattern SP3.
Referring back to
Referring back to
Referring back to
Gate cutting patterns CT may be disposed on a border, which is parallel to the second direction D2, of each of the first and second single height cells SHC1 and SHC2. For example, the gate cutting patterns CT may be disposed on the third and fourth borders BD3 and BD4 of the first single height cell SHC1. The gate cutting patterns CT may be arranged at the first pitch along the third border BD3. The gate cutting patterns CT may be arranged at the first pitch along the fourth border BD4. When viewed in a plan view, the gate cutting patterns CT on the third and fourth borders BD3 and BD4 may overlap the gate electrodes GE, respectively, in the D3 direction. The gate cutting patterns CT may be formed of or include one or more insulating materials (e.g., silicon oxide, silicon nitride, or combinations thereof).
The gate electrode GE on the first single height cell SHC1 may be separated from the gate electrode GE on the second single height cell SHC2 by the gate cutting pattern CT. The gate cutting pattern CT may be interposed between the gate electrodes GE on the first and second single height cells SHC1 and SHC2 which are aligned to each other in the first direction D1. That is, the gate electrode GE extending in the first direction D1 may be divided into a plurality of the gate electrodes GE by the gate cutting patterns CT.
A pair of gate spacers GS may be respectively disposed on opposite side surfaces of the fourth portion PO4 of the gate electrode GE. The gate spacers GS may extend along the gate electrode GE and in the first direction D1. Top surfaces of the gate spacers GS may be higher than a top surface of the gate electrode GE in the D3 direction with the substrate 100 serving as a base reference layer. The top surfaces of the gate spacers GS may be coplanar with a top surface of a first interlayer insulating layer 110, which will be described below. In an embodiment, the gate spacers GS may be formed of or include at least one of SiCN, SiCON, or SiN. In another embodiment, the gate spacers GS may be a multi-layered structure, which is formed of or includes at least two different materials selected from SiCN, SiCON, and SiN.
A gate capping pattern GP may be provided on the gate electrode GE. The gate capping pattern GP may extend along the gate electrode GE or in the first direction D1. The gate capping pattern GP may be formed of or include a material having an etch selectivity with respect to first and second interlayer insulating layers 110 and 120, which will be described below. In detail, the gate capping pattern GP may be formed of or include at least one of SiON, SiCN, SiCON, or SiN.
A gate insulating layer GI may be interposed between the gate electrode GE and the first channel pattern CH1 and between the gate electrode GE and the second channel pattern CH2. The gate insulating layer GI may be on and at least partially cover the top surface TS, the bottom surface BS, and the opposite side surfaces SW of each of the first to third semiconductor patterns SP1, SP2, and SP3. The gate insulating layer GI may be on and at least partially cover a top surface of the device isolation layer ST below the gate electrode GE.
In an embodiment, the gate insulating layer GI may include a silicon oxide layer, a silicon oxynitride layer, and/or a high-k dielectric layer. The high-k dielectric layer may be formed of or include one or more high-k dielectric materials whose dielectric constants are higher than that of silicon oxide. For example, the high-k dielectric material may include at least one of hafnium oxide, hafnium silicon oxide, hafnium zirconium oxide, hafnium tantalum oxide, lanthanum oxide, zirconium oxide, zirconium silicon oxide, tantalum oxide, titanium oxide, barium strontium titanium oxide, barium titanium oxide, strontium titanium oxide, lithium oxide, aluminum oxide, lead scandium tantalum oxide, or lead zinc niobate.
In another embodiment, the semiconductor device may include a negative capacitance (NC) FET using a negative capacitor. For example, the gate insulating layer GI may include a ferroelectric layer exhibiting a ferroelectric property and a paraelectric layer exhibiting a paraelectric property.
The ferroelectric layer may have a negative capacitance, and the paraelectric layer may have a positive capacitance. In the case where two or more capacitors are connected in series and each capacitor has a positive capacitance, a total capacitance may be reduced to a value that is less than a capacitance of each of the capacitors. By contrast, in the case where at least one of serially-connected capacitors has a negative capacitance, a total capacitance of the serially-connected capacitors may have a positive value and may be greater than an absolute value of each capacitance.
In the case where a ferroelectric layer having a negative capacitance and a paraelectric layer having a positive capacitance are connected in series, a total capacitance of the serially-connected ferroelectric and paraelectric layers may be increased. Due to such an increase of the total capacitance, a transistor including the ferroelectric layer may have a subthreshold swing (SS), which is less than 60 mV/decade, at room temperature.
The ferroelectric layer may have a ferroelectric property. The ferroelectric layer may be formed of or include at least one of, for example, hafnium oxide, hafnium zirconium oxide, barium strontium titanium oxide, barium titanium oxide, and/or lead zirconium titanium oxide. Here, the hafnium zirconium oxide may be hafnium oxide that is doped with zirconium (Zr). Alternatively, the hafnium zirconium oxide may be a compound composed of hafnium (Hf), zirconium (Zr), and/or oxygen (O).
The ferroelectric layer may further include dopants. For example, the dopants may include at least one of aluminum (Al), titanium (Ti), niobium (Nb), lanthanum (La), yttrium (Y), magnesium (Mg), silicon (Si), calcium (Ca), cerium (Ce), dysprosium (Dy), erbium (Er), gadolinium (Gd), germanium (Ge), scandium (Sc), strontium (Sr), and/or tin (Sn). The kind of the dopants in the ferroelectric layer may vary depending on a ferroelectric material included in the ferroelectric layer.
In the case where the ferroelectric layer includes hafnium oxide, the dopants in the ferroelectric layer may include at least one of, for example, gadolinium (Gd), silicon (Si), zirconium (Zr), aluminum (Al), and/or yttrium (Y).
In the case where the dopants are aluminum (Al), a content of aluminum in the ferroelectric layer may range from 3 to 8 at % (atomic percentage). Here, the content of the dopants (e.g., aluminum atoms) may be a ratio of the number of aluminum atoms to the number of hafnium and aluminum atoms.
In the case where the dopants are silicon (Si), a content of silicon in the ferroelectric layer may range from 2 at % to 10 at %. In the case where the dopants are yttrium (Y), a content of yttrium in the ferroelectric layer may range from 2 at % to 10 at %. In the case where the dopants are gadolinium (Gd), a content of gadolinium in the ferroelectric layer may range from 1 at % to 7 at %. In the case where the dopants are zirconium (Zr), a content of zirconium in the ferroelectric layer may range from 50 at % to 80 at %.
The paraelectric layer may have a paraelectric property. The paraelectric layer may be formed of or include at least one of, for example, silicon oxide and/or high-k metal oxides. The metal oxides, which can be used as the paraelectric layer, may include at least one of, for example, hafnium oxide, zirconium oxide, and/or aluminum oxide, but embodiments of the inventive concept are not limited to these examples.
The ferroelectric layer and the paraelectric layer may be formed of or include the same material. The ferroelectric layer may have a ferroelectric property, but the paraelectric layer may not have a ferroelectric property. For example, in the case where the ferroelectric and paraelectric layers contain hafnium oxide, a crystal structure of the hafnium oxide in the ferroelectric layer may be different from a crystal structure of the hafnium oxide in the paraelectric layer.
The ferroelectric layer may exhibit a ferroelectric property only when its thickness is in a specific range. In an embodiment, the ferroelectric layer may have a thickness ranging from 0.5 to 10 nm, but embodiments of the inventive concept are not limited to this example. Because a critical thickness associated with the occurrence of the ferroelectric property varies depending on the kind of the ferroelectric material, the thickness of the ferroelectric layer may be changed depending on the kind of the ferroelectric material.
As an example, the gate insulating layer GI may include a single ferroelectric layer. As another example, the gate insulating layer GI may include a plurality of ferroelectric layers spaced apart from each other. The gate insulating layer GI may have a multi-layered structure, in which a plurality of ferroelectric layers and a plurality of paraelectric layers are alternately stacked.
The gate electrode GE may include a first metal pattern and a second metal pattern on the first metal pattern. The first metal pattern may be provided on the gate insulating layer GI and may be adjacent to the first to third semiconductor patterns SP1, SP2, and SP3. The first metal pattern may include a work-function metal, which can be used to adjust a threshold voltage of the transistor. By adjusting a thickness and composition of the first metal pattern, it may be possible to realize a transistor having a desired threshold voltage. For example, the first to third portions PO1, PO2, and PO3 of the gate electrode GE may be composed of the first metal pattern or the work-function metal.
The first metal pattern may include a metal nitride layer. For example, the first metal pattern may include a layer that is composed of at least one metallic material, which is selected from the group consisting of titanium (Ti), tantalum (Ta), aluminum (Al), tungsten (W) and molybdenum (Mo), and nitrogen (N). In an embodiment, the first metal pattern may further include carbon (C). The first metal pattern may include a plurality of work function metal layers, which are stacked.
The second metal pattern may be formed of or include a metallic material whose resistance is lower than the first metal pattern. For example, the second metal pattern may be formed of or include at least one metallic material, which is selected from the group consisting of tungsten (W), aluminum (Al), titanium (Ti), and tantalum (Ta). The fourth portion PO4 of the gate electrode GE may include the first metal pattern and the second metal pattern on the first metal pattern.
Referring back to
A first interlayer insulating layer 110 may be provided on the substrate 100. The first interlayer insulating layer 110 may be on and at least partially cover the gate spacers GS and the first and second source/drain patterns SD1 and SD2. The first interlayer insulating layer 110 may have a top surface that is substantially coplanar with the top surface of the gate capping pattern GP and the top surface of the gate spacer GS. A second interlayer insulating layer 120 may be formed on the first interlayer insulating layer 110 to be on and at least partially cover the gate capping pattern GP. A third interlayer insulating layer 130 may be provided on the second interlayer insulating layer 120. A fourth interlayer insulating layer 140 may be provided on the third interlayer insulating layer 130. In an embodiment, at least one of the first to fourth interlayer insulating layers 110 to 140 may include a silicon oxide layer.
A pair of division structures DB may be provided at both sides of each of the first and second single height cells SHC1 and SHC2 to be opposite to each other in the second direction D2. For example, pair of the division structures DB may be respectively provided on the first and second borders BD1 and BD2 of the first single height cell SHC1. The division structure DB may extend in the first direction D1 to be parallel to the gate electrodes GE. A pitch between the division structure DB and the gate electrode GE adjacent thereto may be equal to the first pitch.
The division structure DB may penetrate the first and second interlayer insulating layers 110 and 120 and may extend into the first and second active patterns AP1 and AP2. The division structure DB may penetrate an upper portion of each of the first and second active patterns AP1 and AP2. The division structure DB may electrically separate an active region of each of the first and second single height cells SHC1 and SHC2 from an active region of a neighboring cell.
Active contacts AC may penetrate the first and second interlayer insulating layers 110 and 120 and may be electrically connected to the first and second source/drain patterns SD1 and SD2, respectively. A pair of the active contacts AC may be respectively provided at both sides of the gate electrode GE. When viewed in a plan view, the active contact AC may be a bar-shaped pattern that extends in the first direction D1.
The active contact AC may be a self-aligned contact. For example, the active contact AC may be formed by a self-alignment process using the gate capping pattern GP and the gate spacer GS. For example, the active contact AC may be on and cover at least a portion of the side surface of the gate spacer GS. Although not shown, the active contact AC may be on and at least partially cover a portion of the top surface of the gate capping pattern GP.
Metal-semiconductor compound layers SC (e.g., a silicide layer) may be respectively interposed between the active contact AC and the first source/drain pattern SD1 and between the active contact AC and the second source/drain pattern SD2. The active contact AC may be electrically connected to the source/drain pattern SD1 and SD2 through the metal-semiconductor compound layer SC. For example, the metal-semiconductor compound layer SC may be formed of or include at least one of titanium silicide, tantalum silicide, tungsten silicide, nickel silicide, or cobalt silicide.
Referring back to
Gate contacts GC may penetrate the second interlayer insulating layer 120 and the gate capping pattern GP and may be electrically connected to the gate electrodes GE, respectively. When viewed in a plan view, two gate contacts GC on the first single height cell SHC1 may overlap the first PMOSFET region PR1 in the D3 direction. That is, the two gate contacts GC on the first single height cell SHC1 may be provided on the first active pattern AP1 (e.g., see
The gate contact GC may be freely disposed on the gate electrode GE, without any limitation in its position. For example, the gate contacts GC on the second single height cell SHC2 may be respectively disposed on the second PMOSFET region PR2, the second NMOSFET region NR2, and the device isolation layer ST at least partially filling the trench TR (e.g., see
In an embodiment, referring to
Each of the active and gate contacts AC and GC may include a barrier metal BM and a filler metal FM on the barrier metal BM. The barrier metal BM may be provided to enclose all surfaces of the filler metal FM except for a top surface. For example, the filler metal FM may be formed of or include at least one of molybdenum, tungsten, ruthenium, cobalt, or vanadium. In an embodiment, the filler metal FM may be formed of or include molybdenum. The barrier metal BM may include a metal nitride layer. The metal nitride layer may be formed of or include at least one of titanium nitride (TiN), tantalum nitride (TaN), tungsten nitride (WN), nickel nitride (NiN), cobalt nitride (CoN), or platinum nitride (PtN).
A first metal layer M1 may be provided in the third interlayer insulating layer 130. For example, the first metal layer M1 may include the first power line M1_R1, the second power line M1_R2, the third power line M1_R3, and first interconnection lines MU. The interconnection lines M1_R1, M1_R2, M1_R3, and M1_I of the first metal layer M1 may extend in the second direction D2 to be parallel to each other.
In detail, the first and second power lines M1_R1 and M1_R2 may be provided on the third and fourth borders BD3 and BD4 of the first single height cell SHC1, respectively. The first power line M1_R1 may extend along the third border BD3 and in the second direction D2. The second power line M1_R2 may extend along the fourth border BD4 and in the second direction D2.
The first interconnection lines M1_I of the first metal layer M1 may be arranged at a second pitch in the first direction D1. The second pitch may be smaller than the first pitch. A linewidth of each of the first interconnection lines M1_I may be smaller than a linewidth of each of the first to third power lines M1_R1, M1_R2, and M1_R3 in the D1 direction as shown in
The first metal layer M1 may further include first vias VI1. The first vias VI1 may be respectively provided below (i.e., closer to the substrate 100) the interconnection lines M1_R1, M1_R2, M1_R3, and M1_I of the first metal layer M1. The active contact AC and the interconnection line of the first metal layer M1 may be electrically connected to each other through the first via VI1. The gate contact GC and the interconnection line of the first metal layer M1 may be electrically connected to each other through the first via VI1.
The first via VI1 may include the barrier metal BM and the filler metal FM on the barrier metal BM, like the active and gate contacts AC and GC. The interconnection line of the first metal layer M1 and the first via VI1 thereunder may be formed by separate processes. For example, the interconnection line and the first via VI1 of the first metal layer M1 may be independently formed by respective single damascene processes. The semiconductor device according to the present embodiment may be fabricated using a sub-20 nm process.
A second metal layer M2 may be provided in the fourth interlayer insulating layer 140. The second metal layer M2 may include a plurality of second interconnection lines M2_I. Each of the second interconnection lines M2_I of the second metal layer M2 may be a line- or bar-shaped pattern that extend in the first direction D1. In other words, the second interconnection lines M2_I may extend in the first direction D1 and parallel to each other.
The second metal layer M2 may further include second vias VI2, which are respectively provided below (i.e., closer to the substrate) the second interconnection lines M2_I. The interconnection lines of the first and second metal layers M1 and M2 may be electrically connected to each other through the second via VI2. The interconnection line of the second metal layer M2 and the second via VI2 thereunder may be formed together by a dual damascene process.
The interconnection lines of the first metal layer M1 may be formed of or include a conductive material that is the same as or different from those of the second metal layer M2. For example, the interconnection lines of the first and second metal layers M1 and M2 may be formed of or include one or more metallic materials (e.g., copper, ruthenium, aluminum, tungsten, molybdenum, and cobalt). Although not shown, a plurality of metal layers (e.g., M3, M4, M5, and so forth) may be additionally stacked on the fourth interlayer insulating layer 140. Each of the stacked metal layers may include interconnection lines, which are used as routing paths between cells.
Hereinafter, the barrier and filler metals BM and FM of the active contact AC will be described in more detail with reference to
In an embodiment, the barrier metal BM may include a metal nitride layer (e.g., TiN) formed by a PECVD process. In another embodiment, the barrier metal BM may include a metal nitride layer (e.g., TiN), which is formed using a deposition process and then is treated using plasma. For example, the barrier metal BM may be or include a metal nitride layer that is treated by a plasma-using ion bombardment process which is performed during or directly after its deposition process.
As a result of the ion bombardment process, the material (e.g., TiN) of the barrier metal BM may be denser than a TiN layer deposited using a simple CVD process. Since the material (e.g., TiN) of the barrier metal BM has an increased density by the ion bombardment process, it may have a compressive stress.
The filler metal FM may be formed through a deposition process (e.g., ALD), which is performed on the barrier metal BM after the formation of the barrier metal BM. During the formation of the filler metal FM, a crystal structure of the filler metal FM may be affected by the barrier metal BM.
According to an embodiment of the inventive concept, the filler metal FM may be molybdenum and may include a first crystalline region CRS1 and a second crystalline region CRS2. The first crystalline region CRS1 may have a first crystal structure (e.g., a body-centered cubic (BCC) structure). The second crystalline region CRS2 may have a second crystal structure (e.g., a face-centered cubic (FCC) structure).
A grain boundary GRB may be defined between the crystalline regions. The grain boundary GRB may be formed between the first and second crystalline regions CRS1 and CRS2 having different crystalline structures. In addition, the grain boundary GRB may be formed between the first crystalline regions CRS1, which are adjacent to each other and have the same crystalline structure.
A proportion of the first crystalline regions CRS1 in the filler metal FM may range from 60% to 99%. In other words, a ratio of a volume of the first crystalline regions CRS1 to a total volume of the filler metal FM may range from 60% to 99%. For example, the two-dimensional section shown in
According to an embodiment of the inventive concept, 60% to 99% of a crystal structure in the filler metal FM (i.e., molybdenum) may be a BCC structure. More specifically, 80% to 99% of a crystal structure in the filler metal FM (i.e., molybdenum) may be a BCC structure.
In the case where the proportion of the BCC structure in the filler metal FM (i.e., molybdenum) ranges from 60% to 99% (more specifically, from 80% to 99%), the filler metal FM may have a resistivity of 16 μΩm to 18 μΩcm. According to an embodiment of the inventive concept, since the proportion of the BCC structure in the filler metal FM is higher than 80%, the filler metal FM may have a relatively low resistivity. That is, the active contact AC may have a relatively low resistance, and this may make it possible to improve electrical characteristics of the semiconductor device.
The barrier and filler metals BM and FM according to an embodiment of the inventive concept have been described with reference to the active contact AC. In an embodiment, the gate contact GC and the first via VI1 may also include the barrier and filler metals BM and FM, and in this case, the barrier and filler metals BM and FM in the gate contact GC and the first via VI1 may have the same features as those of the active contact AC described above.
As a result, in a semiconductor device according to an embodiment of the inventive concept, the transistors constituting the logic circuit may be connected to the interconnection lines of the first metal layer M1 thereon with a reduced electric resistance, and this may make it possible to improve electrical characteristics of the semiconductor device.
According to an embodiment of the inventive concept, a proportion of the body-centered cubic (BCC) structure in the filler metal FM of the active contact AC may be higher than a proportion of the body-centered cubic (BCC) structure in the filler metal FM of each of the gate contact GC and the first via VI1. In this case, resistivity of the filler metal FM may be lower in the active contact AC than in each of the gate contact GC and the first via VI1. This is because the active contact AC is provided in the form of a contact plug at least partially filling a relatively wide trench (e.g., see
Referring to
The sacrificial layer SAL may be formed of or include a material having an etch selectivity with respect to the active layer ACL. For example, the active layers ACL may be formed of or include silicon (Si), and the sacrificial layers SAL may be formed of or include silicon germanium (SiGe). A germanium concentration of each of the sacrificial layers SAL may range from 10 at % to 30 at %.
Mask patterns may be respectively formed on the first and second PMOSFET regions PR1 and PR2 and the first and second NMOSFET regions NR1 and NR2 of the substrate 100. The mask pattern may be a line- or bar-shaped pattern that extends in the second direction D2.
A patterning process using the mask patterns as an etch mask may be performed to form the trench TR defining the first and second active patterns AP1 and AP2. The first active pattern AP1 may be formed on each of the first and second PMOSFET regions PR1 and PR2. The second active pattern AP2 may be formed on each of the first and second NMOSFET regions NR1 and NR2.
A stacking pattern STP may be formed on each of the first and second active patterns AP1 and AP2. The stacking pattern STP may include the active layers ACL and the sacrificial layers SAL which are alternately stacked. The stacking pattern STP may be formed along with the first and second active patterns AP1 and AP2 during the patterning process.
The device isolation layer ST may be formed to at least partially fill the trench TR. In detail, an insulating layer may be formed on the substrate 100 to at least partially cover the first and second active patterns AP1 and AP2 and the stacking patterns STP. The device isolation layer ST may be formed by recessing the insulating layer to expose at least a portion of the stacking patterns STP.
The device isolation layer ST may be formed of or include at least one insulating material (e.g., silicon oxide). The stacking patterns STP may be placed above the device isolation layer ST in the D3 direction as shown in
Referring to
In detail, the formation of the sacrificial patterns PP may include forming a sacrificial layer on the substrate 100, forming hard mask patterns MP on the sacrificial layer, and patterning the sacrificial layer using the hard mask patterns MP as an etch mask. For example, the sacrificial layer may be formed of or include polysilicon.
A pair of the gate spacers GS may be formed on opposite side surfaces of each of the sacrificial patterns PP. The formation of the gate spacers GS may include conformally forming a gate spacer layer on the substrate 100 and anisotropically etching the gate spacer layer. In an embodiment, the gate spacer GS may be a multi-layered structure including at least two layers.
Referring to
In detail, the first recesses RS1 may be formed by etching the stacking pattern STP on the first active pattern AP1 using the hard mask patterns MP and the gate spacers GS as an etch mask. The first recess RS1 may be formed between a pair of the sacrificial patterns PP.
The second recesses RS2 in the stacking pattern STP on the second active pattern AP2 may be formed by the same method as that for the first recesses RS1. The formation of the second recess RS2 may further include forming the inner spacers IP in recessed regions that are formed by selectively etching the sacrificial layer SAL.
The first to third semiconductor patterns SP1, SP2, and SP3, which are sequentially stacked between adjacent ones of the first recesses RS1, may be respectively formed from the active layers ACL. The first to third semiconductor patterns SP1, SP2, and SP3, which are sequentially stacked between adjacent ones of the second recesses RS2, may be respectively formed from the active layers ACL. The first to third semiconductor patterns SP1, SP2, and SP3 between the adjacent ones of the first recesses RS1 may constitute the first channel pattern CH1. The first to third semiconductor patterns SP1, SP2, and SP3 between the adjacent ones of the second recesses RS2 may constitute the second channel pattern CH2.
Referring to
The buffer layer BFL may contain a semiconductor material (e.g., SiGe) whose lattice constant is greater than that of a semiconductor material of the substrate 100. The buffer layer BFL may contain a relatively low concentration of germanium (Ge). In an embodiment, the buffer layer BFL may contain only silicon (Si) without germanium (Ge). The germanium concentration of the buffer layer BFL may range from 0 at % to 10 at %.
A second SEG process may be performed on the buffer layer BFL to form the main layer MAL. The main layer MAL may be formed to at least partially fill the first recess RS1. The main layer MAL may contain a relatively high concentration of germanium. In an embodiment, the germanium concentration of the main layer MAL may range from 30 at % to 70 at %.
The first source/drain pattern SD1 may be doped in-situ with p-type impurities (e.g., boron, gallium, or indium) during the formation of the buffer and main layers BFL and MAL. In other embodiments, impurities may be injected into the first source/drain pattern SD1, after the formation of the first source/drain pattern SD1.
The second source/drain patterns SD2 may be formed in the second recesses RS2, respectively. In detail, the second source/drain pattern SD2 may be formed by a third SEG process, in which an inner surface of the second recess RS2 is used as a seed layer. In an embodiment, the second source/drain pattern SD2 may be formed of or include the same semiconductor material (e.g., Si) as the substrate 100.
During the formation of the second source/drain pattern SD2, the second source/drain pattern SD2 may be doped in-situ with n-type impurities (e.g., phosphorus, arsenic, or antimony). In other embodiments, impurities may be injected into the second source/drain pattern SD2, after the formation of the second source/drain pattern SD2.
Referring to
The first interlayer insulating layer 110 may be planarized to at least partially expose the top surfaces of the sacrificial patterns PP. The planarization of the first interlayer insulating layer 110 may be performed using an etch-back or chemical-mechanical polishing (CMP) process. Most or all of the hard mask patterns MP may be removed during the planarization process. Accordingly, the first interlayered insulating layer 110 may have a top surface that is coplanar with the top surfaces of the sacrificial patterns PP and the top surfaces of the gate spacers GS.
A photolithography process may be performed to selectively open a region of the sacrificial pattern PP. For example, a region of the sacrificial pattern PP on the third and fourth borders BD3 and BD4 of the first single height cell SHC1 may be selectively opened. The opened region of the sacrificial pattern PP may be selectively etched and removed. The gate cutting pattern CT may be formed by at least partially filling a space, which is formed by removing the sacrificial pattern PP, with an insulating material.
Referring to
The sacrificial layers SAL exposed through the outer region ORG may be selectively removed to form inner regions IRG (e.g., see
The sacrificial layers SAL on the first and second PMOSFET regions PR1 and PR2 and the first and second NMOSFET regions NR1 and NR2 may be removed during the etching process. The etching process may be a wet etching process. An etchant material, which is used in the etching process, may be chosen to remove the sacrificial layer SAL having a relatively high germanium concentration. Meanwhile, the first source/drain pattern SD1 on the first and second PMOSFET regions PR1 and PR2 may be protected from the etching process by the buffer layer BFL having a relatively low germanium concentration.
Referring back to
In detail, the first inner region IRG1 may be formed between the active pattern AP1 or AP2 and the first semiconductor pattern SP1, the second inner region IRG2 may be formed between the first semiconductor pattern SP1 and the second semiconductor pattern SP2, and the third inner region IRG3 may be formed between the second semiconductor pattern SP2 and the third semiconductor pattern SP3.
Referring to
The gate electrode GE may be recessed to have a reduced height. Upper portions of the first and second gate cutting patterns CT1 and CT2 may be slightly recessed, during the recessing of the gate electrode GE. The gate capping pattern GP may be formed on the recessed gate electrode GE.
Referring to
The forming of each of the active and gate contacts AC and GC may include forming the barrier metal BM and forming the filler metal FM on the barrier metal BM. The barrier metal BM may be conformally formed and may include a metal layer and a metal nitride layer. The filler metal FM may be formed of or include one or more low resistance metals.
A pair of the division structures DB may be formed at both sides of each of the first and second single height cells SHC1 and SHC2. The division structure DB may penetrate the second interlayer insulating layer 120 and the gate electrode GE and may extend into the active pattern AP1 or AP2. The division structure DB may be formed of or include an insulating material (e.g., silicon oxide or silicon nitride).
Referring back to
The metal-semiconductor compound layer SC may be formed by performing a silicidation process on the first source/drain pattern SD1 exposed through the contact trench CNH. The metal-semiconductor compound layer SC may be formed by reaction between a semiconductor material of the first source/drain pattern SD1, which is exposed through the contact trench CNH, and a metallic material, which is supplied through the contact trench CNH.
Referring to
According to embodiments of the inventive concept, the barrier metal layer BML may be formed using plasma. In an embodiment, the barrier metal layer BML may be formed using a deposition process (e.g., PECVD process), which is performed under plasma environment. In another embodiment, the barrier metal layer BML may be formed using a deposition process, and then, a plasma-using post-treatment process may be further performed on the barrier metal layer BML.
Because the barrier metal layer BML is exposed to plasma, the barrier metal layer BML may experience an ion bombardment caused by ions IN in plasma. The ions IN may be produced by supplying inactive and/or inert gases (e.g., nitrogen, argon, helium, neon, krypton, and xenon gases) in a process chamber during the plasma process.
In an embodiment, the ion IN bombarding of the barrier metal layer BML may include a nitrogen ion. In another embodiment, the ion IN bombarding of the barrier metal layer BML may include an argon ion. In this case, argon (Ar) may be left in the barrier metal layer BML and may serve as an impurity. In other words, the impurity, which is left in the barrier metal layer BML, may include argon, helium, neon, krypton, and/or xenon atoms, which are injected in the form of an ion during the plasma process. A concentration of the impurity in the barrier metal layer BML may range from 1E18 atoms/cm3 to 1E21 atoms/cm3.
Because the barrier metal layer BML experiences the process of the ion bombardment, the barrier metal layer BML may have a high density, compared with a layer that is not exposed to the plasma process. The barrier metal layer BML may have compressive stress.
Referring to
The filler metal layer FML may include the first crystalline regions CRS1 having a first crystal structure (e.g., a body-centered cubic (BCC) structure) and the second crystalline regions CRS2 having a second crystal structure (e.g., a face-centered cubic (FCC) structure).
During the deposition process of the filler metal layer FML, at least two different crystal structures may be formed in the filler metal layer FML. During the deposition process of the filler metal layer FML, several crystalline regions, which have their own peculiar crystal structures and meet each other to form a boundary, may be formed in the filler metal layer FML. In other words, the filler metal layer FML may include the grain boundary GRB defined between the crystalline regions.
A proportion of the first crystalline regions CRS1 in the filler metal layer FML may range from 60% to 99%. In an embodiment, the proportion of the first crystalline regions CRS1 in the filler metal layer FML may range from 80% to 99%. For example, the filler metal layer FML may include molybdenum, in which a proportion of the BCC structure is higher than 80%. Because the filler metal layer FML is deposited on the barrier metal layer BML exposed to the ion bombardment process to have an increased density, the first crystalline regions CRS1 may account for 60% (preferably 80%) or higher of the filler metal layer FML.
In the case where a proportion of the first crystalline regions CRS1 of the BCC structure is increased in the filler metal layer FML, resistivity of the filler metal layer FML may be lowered in an inversely proportional manner. That is, the higher the proportion of the first crystalline regions CRS1 in the filler metal layer FML, the lower the resistivity of the filler metal layer FML. Because the filler metal layer FML according to some embodiments includes molybdenum in which the BCC structure proportion is 80% or higher, the filler metal layer FML may have a relatively low resistivity of 16 μΩm to 18 μΩcm.
Referring back to
Although not shown, the method of forming the barrier metal layer BML and the filler metal layer FML, described with reference to
According to an embodiment of the inventive concept, because the active contact AC is formed in the relatively wide contact trench CNH, the ion bombardment process may be more easily performed on the barrier metal layer BML. Thus, it may be possible to more effectively increase a density of the barrier metal layer BML of the active contact AC. By contrast, since the gate contact GC and the first via VI1 are formed in relatively narrow holes, the ion bombardment process may be less efficiently performed on the barrier metal layer BML. Thus, a density of the barrier metal layer BML may be lower in each of the gate contact GC and the first via VI1 than in the active contact AC.
Because the barrier metal layer BML of the active contact AC has a relatively high density, a proportion of the body-centered cubic (BCC) structure in the filler metal layer FML formed thereon may be relatively high. By contrast, because the barrier metal layer BML of each of the gate contact GC and the first via VI1 has a relatively low density, a proportion of the body-centered cubic (BCC) structure in the filler metal layer FML formed thereon may be relatively low.
For the filler metal layer FML, which is deposited on the barrier metal layer BML according to the comparative example, the first crystalline regions CRS1 may be formed to have a relatively small fraction. For example, a proportion of the first crystalline regions CRS1 in the filler metal layer FML according to the comparative example may be less than 60%. In other words, a proportion of the second crystalline regions CRS2 in the filler metal layer FML may have a relatively increased value.
In the comparative example, because a proportion of a BCC structure in the filler metal layer FML is relatively low, the filler metal layer FML may have relatively high resistivity. For example, the resistivity of the filler metal layer FML according to the comparative example may be greater than 18 μΩcm. This is because the filler metal layer FML has a crystal structure that is determined by a property of an underlying layer (i.e., the barrier metal layer BML), which is located under the same during its deposition process.
Referring to
The device isolation layer ST may be on and at least partially cover a lower side surface of each of the first and second active patterns AP1 and AP2. An upper portion of each of the first and second active patterns AP1 and AP2 may be a protruding pattern, which extends vertically, i.e., in the D3 direction or a direction normal to an upper surface of the substrate, above the device isolation layer ST (e.g., see
The first active pattern AP1 may include the first source/drain patterns SD1, which are provided in an upper portion thereof, and the first channel pattern CH1, which is provided between the first source/drain patterns SD1. The second active pattern AP2 may include the second source/drain patterns SD2, which are provided in an upper portion thereof, and the second channel pattern CH2, which is provided between the second source/drain patterns SD2.
Referring back to
The gate electrode GE may be provided on the top surface TS and the opposite side surfaces SW of each of the first and second channel patterns CH1 and CH2. In other words, the transistor according to the present embodiment may be a three-dimensional field-effect transistor (e.g., FinFET), in which the gate electrode GE is provided to three-dimensionally at least partially surround the channel patterns.
The first interlayer insulating layer 110 and the second interlayer insulating layer 120 may be provided on the substrate 100. The active contacts AC may penetrate the first and second interlayer insulating layers 110 and 120 and may be connected to the first and second source/drain patterns SD1 and SD2, respectively. The gate contact GC may penetrate the second interlayer insulating layer 120 and the gate capping pattern GP and may be connected to the gate electrode GE. The active contacts AC and the gate contacts GC may be configured to have substantially the same features as those described with reference to
The third interlayer insulating layer 130 may be provided on the second interlayer insulating layer 120. The fourth interlayer insulating layer 140 may be provided on the third interlayer insulating layer 130. The first metal layer M1 may be provided in the third interlayer insulating layer 130. The second metal layer M2 may be provided in the fourth interlayer insulating layer 140. The first and second metal layers M1 and M2 may be configured to have substantially the same features as those described with reference to
According to an embodiment of the inventive concept, a filler metal of a contact of a semiconductor device may have a body-centered cubic (BCC) structure in a relatively high proportion. In the case where the proportion of the body-centered cubic (BCC) structure in the filler metal of the contact is increased, the contact may have lower resistivity. As a result, an electrical resistance between transistors constituting a logic circuit and a first metal layer thereon may be reduced, and this may make it possible to improve electrical characteristics of the semiconductor device.
While example embodiments of the inventive concept have been particularly shown and described, it will be understood by one of ordinary skill in the art that variations in form and detail may be made therein without departing from the spirit and scope of the attached claims.
Number | Date | Country | Kind |
---|---|---|---|
10-2021-0145716 | Oct 2021 | KR | national |