Claims
- 1. A semiconductor device comprising:
a base substrate; a silicon oxide layer formed on the base substrate; a first semiconductor layer formed on the silicon oxide layer, the first semiconductor layer including an SiGe layer with a Ge concentration not less than 30 atomic %; a second semiconductor layer formed on the first semiconductor layer, the second semiconductor layer including a Ge layer or an SiGe layer with a Ge concentration higher than the first semiconductor layer; a gate electrode configured to induce a channel in a surface region of the second semiconductor layer; and a gate insulating film formed between the second semiconductor layer and the gate electrode.
- 2. The semiconductor device according to claim 1, wherein the first semiconductor layer is relaxed and the second semiconductor layer is strained.
- 3. The semiconductor device according to claim 1, wherein the gate insulating film is formed on an upper surface of the second semiconductor layer.
- 4. The semiconductor device according to claim 3, wherein the second semiconductor layer includes both a source region and a drain region.
- 5. The semiconductor device according to claim 1, wherein the gate insulating film is formed on a side surface of the second semiconductor layer.
- 6. The semiconductor device according to claim 5, further comprising a third semiconductor layer formed on an upper surface of the second semiconductor layer, wherein the first semiconductor layer includes one of a source region and a drain region and the third semiconductor layer includes the other of the source region and the drain region.
- 7. The semiconductor device according to claim 1, wherein a dislocation density of the first semi-conductor layer is not greater than 106 cm−2.
- 8. The semiconductor device according to claim 1, wherein a distribution of Ge atoms contained in the first semiconductor layer is uniform in a depth direction.
- 9. The semiconductor device according to claim 1, further comprising an Si layer formed between the second semiconductor layer and the gate insulating film.
- 10. A method of manufacturing a substrate comprising:
forming a laminated layer including a layer containing silicon and oxygen and an SiGe layer, the layer containing silicon and oxygen being located between the base substrate and the SiGe layer; and oxidizing the SiGe layer to form a silicon oxide layer and to increase a Ge concentration of the SiGe layer.
- 11. The method according to claim 10, wherein a thickness of the SiGe layer is reduced after the oxidizing.
- 12. The method according to claim 10, wherein the oxidizing is a thermal treatment in an oxidizing atmosphere.
- 13. The method according to claim 10, wherein the layer containing silicon and oxygen is an amorphous layer.
- 14. The method according to claim 10, wherein the layer containing silicon and oxygen is a crystal silicon layer containing oxygen.
- 15. The method according to claim 10, wherein the layer containing silicon and oxygen further contains germanium.
- 16. The method according to claim 10, wherein the laminated layer further includes an Si layer located between the layer containing silicon and oxygen and the SiGe layer.
- 17. The method according to claim 10, further comprising: removing the silicon oxide layer on the SiGe layer after the oxidizing to expose a surface of the SiGe layer; and
forming a semiconductor layer on the exposed surface of the SiGe layer.
- 18. The method according to claim 10, further comprising forming a semiconductor layer on the SiGe layer after the oxidizing, the semiconductor layer including a Ge layer or an SiGe layer showing a Ge concentration higher than the SiGe layer after the oxidizing.
- 19. The method according to claim 10, further comprising forming a semiconductor layer on the SiGe layer after the oxidizing, the semiconductor layer including a strained crystal Si layer.
- 20. The method according to claim 19, further comprising forming a MISFET using the strained crystal Si layer as a channel layer.
Priority Claims (3)
Number |
Date |
Country |
Kind |
10-367210 |
Dec 1998 |
JP |
|
2000-254958 |
Aug 2000 |
JP |
|
2000-402801 |
Dec 2000 |
JP |
|
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] This is a Continuation-in-part application of U.S. patent application Ser. No. 09/468,923, filed Dec. 22, 1999, the entire contents of which are incorporated herein by reference.
Divisions (1)
|
Number |
Date |
Country |
Parent |
09935685 |
Aug 2001 |
US |
Child |
10611157 |
Jul 2003 |
US |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
09468923 |
Dec 1999 |
US |
Child |
09935685 |
Aug 2001 |
US |