Claims
- 1. A method of manufacturing a semiconductor device comprising the steps of:forming a gate electrode on a first region of a semiconductor substrate via over a first insulating film; forming a first impurity diffusion layer in a semiconductor substrate on a first side of the gate electrode and a second impurity diffusion layer on a second side of the gate electrode; forming a conductive pattern in or over a second region of the semiconductor substrate; forming a first insulating film to cover a transistor and the conductive pattern over the semiconductor substrate; forming a first hole above the first impurity diffusion layer in the first region by patterning the first insulating film; forming a first wiring trench piled up on the first hole in the first region by patterning the first insulating film; forming a second wiring trench having a substantially same depth as the first wiring trench in the second region; forming a conductive film in the first wiring trench, the second wiring trench and on the first insulating film; removing the conductive film from an upper surface of the first insulating film to form a first wiring, that is formed of the conductive film in the first wiring trench and connected electrically to the first impurity diffusion layer via the first hole, and to form a second wiring, that is formed of the conductive film in the second wiring trench and connected to the conductive pattern; forming space on the first wiring trench by thinning the first wiring; forming a second insulating film, that is formed of material different from the first insulating film, in the first wiring trench and on the first insulating film; and thinning the second insulating film to leave the second insulating film at least on the first wiring in the first wiring trench.
- 2. A method of manufacturing a semiconductor device according to claim 1, wherein the second wiring trench is formed to be connected to the first wiring trench.
- 3. A method of manufacturing a semiconductor device according to claim 1, wherein the first wiring trench and the second wiring trench are formed after a conductive material is filled into the first hole.
- 4. A method of manufacturing a semiconductor device according to claim 1, further comprising the step of:forming a conductive plug between the first hole and the first impurity diffusion layer prior to formation of the first hole.
- 5. A method of manufacturing a semiconductor device according to claim 1, wherein the second insulating film is removed from a surface of the first insulating film by a chemical mechanical polishing method or an etching-back.
- 6. A method of manufacturing a semiconductor device according to claim 1, further comprising the step of:further thinning the first wiring and the second wiring simultaneously after the first wiring is thinned, and leaving the second insulating film on the second wiring in the second wiring trench after the second insulating film is thinned.
- 7. A method of manufacturing a semiconductor device according to claim 1, wherein a third insulating film formed of material different from the second insulating film is formed on the first insulating films and above the first and second wiring, andexposing the first wirings by patterning the third insulating film, before thinning of the first wiring and thinning of the second insulating film is performed.
- 8. A method of manufacturing a semiconductor device according to claim 1, wherein a plurality of the first wirings are formed, and further comprising the steps of:forming a third hole above the second impurity diffusion layer between the first wirings by selectively patterning the first insulating film in the first region, after the second insulating film is buried in the first wiring trench; and forming an upper conductive plug by filling a conductive material in the third hole to be electrically connected to the second impurity diffusion layer.
- 9. A method of manufacturing a semiconductor device according to claim 8, further comprising the steps of:forming a capacitor lower electrode, that is connected electrically to the second impurity diffusion layer via the upper conductive plug, above the first insulating film; forming a dielectric film on a surface of the capacitor lower electrode; and forming a capacitor upper electrode on the dielectric film.
- 10. A method of manufacturing a semiconductor device according to claim 1, further comprising the steps of:forming a third wiring trench, which has a bottom surface located at a same depth as the first wiring trench, in the first insulating film in the second region simultaneously with formation of the first wiring trench and the second wiring trench; and forming third wiring, that have a same thickness as the first wiring, in the third wiring trench.
Priority Claims (1)
Number |
Date |
Country |
Kind |
2000-232530 |
Jul 2000 |
JP |
|
Parent Case Info
This application is a division prior application Ser. No. 09/756,222 filed Jan. 9, 2001, now U.S. Pat. No. 6,433,381.
US Referenced Citations (6)
Foreign Referenced Citations (6)
Number |
Date |
Country |
64-36063 |
Feb 1989 |
JP |
10-027889 |
Jan 1998 |
JP |
10079479 |
Mar 1998 |
JP |
10-200075 |
Jul 1998 |
JP |
10-223-858 |
Aug 1998 |
JP |
11-176773 |
Jul 1999 |
JP |
Non-Patent Literature Citations (1)
Entry |
The Japan Society of Applied Physics, JSAP CAT.No. AP971308, IEEE CAT. No. 97 CH 36114 (Jun. 10-12, 1997) pp 16-18. |