1. Field of the Invention
The present invention relates to semiconductor power switching devices such as power MOSFET devices, and more particularly, to a semiconductor device including molded wireless exposed during packaging and a method of packaging the same.
2. Description of the Prior Art
Semiconductor power switching devices, and particularly, power MOSFET devices, continue to push the lower limits of on-state resistance. While silicon technology has advanced significantly in the past decade, essentially the same decades old package technology continues as the primary packaging means. The epoxy or soldered die attach along with aluminum or gold wire interconnects is still a preferred power device package methodology. Recently, packages have been manufactured by connecting the die within the package to the leads directly through a low resistance solder connection. By using a second leadframe element and solder to connect the package conductors and the first leadframe, a direct connection is enabled. Furthermore, the size and shape of the second leadframe may be tailored to fit the chip device and to minimize its electrical and thermal resistance.
When gold wire bonding is done on a gate connection within a chip, the use of adhesives may introduce resin bleeds that are difficult to control and can interfere with the gate bond contact integrity. When silver-filled adhesives are used on the source and drain connections, since adhesives do not flow selectively, the resulting device is generally more prone to source shorting within the gate or drain. Additionally, adhesives generally have inferior electrical conductivity compared to solders.
Recently, copper straps have been used to couple dies to leads. Generally, with such arrangements, more than 60% of the die area is occupied by the copper strap with adhesives underneath the copper strap. This means less mold plastic is available to securely hold the internal assembly. Since a bigger area is allocated for adhesives, this also means more chances for void formation of the chip device.
Finally, another concern with regard to packaging of semiconductor devices is the elimination of heat generated by the device. Generally, power MOSFET devices can generate a fair amount of heat.
The present invention provides a semiconductor device including a leadframe and a die coupled to the leadframe. The leadframe includes a source pad and a gate pad and a plurality of leads extending from the source pad and at least one lead extending from the gate pad. The semiconductor device further includes a drain pad coupled to a drain region of the die and a body including a window defined therein. The body substantially envelops the leadframe and die such that a surface of the drain pad opposite the die is exposed through the window.
In accordance with one aspect of the present invention, the drain pad is coupled to the die with soft soldering material.
In accordance with another aspect of the present invention, the drain pad includes a side lip and the semiconductor device further includes a lead rail that includes a plurality of leads. The lead rail is coupled to the drain pad at the side lip.
In accordance with a further aspect of the present invention, the drain pad is coupled to the die with soft soldering material and the lead rail is coupled to the side lip with soft soldering material.
In accordance with yet another aspect of the present invention, the leadframe further includes two tie bars at each end of the leadframe.
The present invention also provides a method of packaging a semiconductor die wherein the method includes providing a leadframe including a source pad and a gate pad and coupling a die to the leadframe. A drain pad is coupled to a drain region of the die and a body including a window defined therein is placed around the leadframe and the die such that the surface of the drain pad opposite the die is exposed through the window and the lead of the leadframe extends through the body.
Thus, the present invention provides an improved chip device and a method of manufacturing it. The process does not require any wire bonding because the drain connections are directly soldered onto the drain pad during solder reflow while the source and gate bumps are directly coupled to the leadframe. The resulting gate connections are more reliable compared to those produced by the gate wire bonding process. Additionally, solder is used for both the source and drain connections, and thus wetting can only happen on the solderable metals making it less probable for gate shorting as both connections are isolated with non-wettable areas. Additionally, solder alloys have better conductivity compared to adhesives, which leads to lower RDSon performance of the chip device.
Finally, because the drain pad is exposed through the body, the chip device has improved heat dissipation.
Other features and advantages of the present invention will be understood upon reading and understanding the detailed description of the preferred exemplary embodiments, found hereinbelow, in conjunction with reference to the drawings, in which like numerals represent like elements.
With reference to
A packaging arrangement in accordance with the present invention is especially useful in power MOSFET devices. Hence, the die is preferably a power trench silicon die. Furthermore, the die is preferably a one-piece item that is often referred to in the art as a “bumped die.” As can be seen in
The bumped die is preferably flip chip attached on to the leadframe, i.e., it is “flipped” from a sawn tape onto the leadframe. The bumped die is placed on the leadframe such that gate solder bump 31g contacts gate pad 22 on the leadframe while the source solder bumps 31s contact source pad 21 on the leadframe.
Preferably, the leadframe comprises Ni or Ni—Pd plated Cu alloy. Preferably, the solder bump comprises 95Pb/5Sn or Pb-free solder with equivalent melting temperature.
As can be seen in
As can be seen in
Because the drain pad is coupled to the backside of the die, preferably the die backside includes a backmetal that promotes drain conductivity and helps serve as the only Ohmic contact between the silicon substrate and the drain pad. Preferably, the back metal comprises Au-flashed Ti—Ni—Ag back metal or an equivalent.
Once the drain pad has been coupled to the die, the body is placed around the leadframe, die and drain pad in order to protect and complete the semiconductor device. As can be seen in
When using the completed semiconductor device, the drain pad serves as the drain connection while the leads serve as the source connections. Gate lead 60 serves as the gate connections.
As can be seen in
Finally, tie bars (not shown) may be included that provide extra mechanical support of the source pad. The tie bars also help maintain the source pad coplanarity.
Accordingly, the present invention provides an improved packaging arrangement for semiconductor device that allows for direct connection of the drain region of the die to a printed circuit board (PCB) through a drain clip or drain pad. The drain clip or drain pad also serves as a heatsink for the semiconductor device. No wire bonding is required and the semiconductor device has a lower RDSon performance in comparison to many present day semiconductor devices.
Although the invention has been described with reference to specific exemplary embodiments, it will be appreciated that it is intended to cover all modifications and equivalents within the scope of the appended claims.
This is a continuation-in-part application of copending patent application Ser. No. 09/548,946, filed Apr. 13, 2000, which is incorporated herein in its entirety for all purposes.
Number | Name | Date | Kind |
---|---|---|---|
4897508 | Mahulikar et al. | Jan 1990 | A |
4935803 | Kalfus et al. | Jun 1990 | A |
5319242 | Carney et al. | Jun 1994 | A |
5508561 | Tago et al. | Apr 1996 | A |
5530284 | Bailey | Jun 1996 | A |
5637916 | Joshi | Jun 1997 | A |
5765280 | Joshi | Jun 1998 | A |
5789809 | Joshi | Aug 1998 | A |
6133634 | Joshi | Oct 2000 | A |
6249041 | Kasem et al. | Jun 2001 | B1 |
6294403 | Joshi | Sep 2001 | B1 |
6391687 | Cabahug et al. | May 2002 | B1 |
6423623 | Bencuya et al. | Jul 2002 | B1 |
6469384 | Joshi | Oct 2002 | B2 |
6489678 | Joshi | Dec 2002 | B1 |
6566749 | Joshi et al. | May 2003 | B1 |
6617655 | Estacio et al. | Sep 2003 | B1 |
6627991 | Joshi | Sep 2003 | B1 |
6645791 | Noquil et al. | Nov 2003 | B2 |
6646329 | Estacio et al. | Nov 2003 | B2 |
6649961 | Estacio et al. | Nov 2003 | B2 |
6661082 | Granada et al. | Dec 2003 | B1 |
6720642 | Joshi et al. | Apr 2004 | B1 |
6731003 | Joshi et al. | May 2004 | B2 |
20030025183 | Thornton et al. | Feb 2003 | A1 |
Number | Date | Country | |
---|---|---|---|
20030052408 A1 | Mar 2003 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 09548946 | Apr 2000 | US |
Child | 09963049 | US |