The invention is directed, in general, to a semiconductor device and manufacture of that device, and more specifically, directed to using an oxygenated passivation process during a high density plasma deposition to manufacture that device.
As semiconductor devices have continued to shrink well into the sub-micron range, semiconductor device manufacturers strive to address problems associated with this continued miniaturization and to insure that the quality of the devices is maintained. One of the many areas of interest is void formation within isolation trenches. Voids are highly undesirable because they can be a source of defectivities and, in the case of a trench isolation structure, they may also cause ineffective electrical isolation.
To address this problem, manufacturers have developed a sputter deposition/etch routine that uses hydrogen or helium as the etching component to fill isolation trenches. This sputter deposition/etch process fills the isolation trench in a semi-layering fashion, which helps to reduce void formation within the trench. The layers that result from the sputter deposition/etch process reduce pinch-offs and voids. However, the sputter deposition/etch process requires a longer processing time to fill the trenches in this manner.
To improve throughput and decrease production time, semiconductor manufacturers have turned to a sputter/chemical etch process that involves the use of nitrogen trifluoride NF3 as the etching component. While this sputter/chemical etch process decreases fabrication time, the NF3 produces fluorine atoms that can diffuse into the surrounding silicon substrate and eventually into the gate oxide. Though the mechanism is not fully understood, fluoride contamination causes defectivities within the semiconductor device.
Accordingly, what is needed in the art is a process for reducing fluoride contamination associated with the above-discussed conventional processes.
In one embodiment, the method comprises placing a hardmask over a semiconductor substrate and patterning the hardmask to form openings therein. An etch is conducted through the openings to form trenches in the semiconductor substrate. The trenches are filled with a dielectric material that includes depositing the dielectric material with a plasma gas mixture including silane, hydrogen, and oxygen, etching the dielectric material with a chemical etch including a gas mixture of nitrogen trifluoride, hydrogen, and helium. The dielectric material is passivated, after etching, with a gas mixture that includes oxygen and hydrogen, wherein a flow rate of the oxygen ranges from about 135 sccm to about 285 sccm and a flow rate of hydrogen ranges from about 375 sccm to about 1700 sccm and at a low frequency power ranging from about 5000 watts to about 6500 watts and a high frequency power ranging from about 750 watts to about 1300 watts, the passivating reducing fluorine contaminants in the dielectric material.
In another embodiment, there is provided a method of manufacturing a semiconductor device that comprises forming trenches in a semiconductor substrate and filling the trenches with a dielectric material. The process of filing the trenches includes depositing the dielectric material with a plasma gas mixture, etching the dielectric material with a chemical etch including nitrogen fluoride and passivating the dielectric material after etching with a gas mixture that includes oxygen and hydrogen.
In yet another embodiment, there is provided a semiconductor device. In this embodiment, the device includes isolation trenches located within a semiconductor wafer substrate. The isolation trenches are filled with a dielectric material formed using a chemical etch including nitrogen trifluoride and a plasma deposition process, wherein the semiconductor substrate has a center to edge average fluorine concentration that is less than about 2.10E19 atoms/cm3 at a depth within the semiconductor substrate of about less than 5 microns. Transistors are located over and within the semiconductor substrate. Each of the transistors is isolated from each other by the isolation trenches. The transistors include a gate oxide located over the semiconductor substrate, a gate electrode located over the gate oxide, and source/drains located within the semiconductor substrate and adjacent the gate electrodes. Dielectric layers are located over the transistors and interconnects are located over and within the dielectric layers that connect the transistors to other devices.
For a better understanding, reference is now made to the following descriptions taken in conjunction with the accompanying drawings, in which:
The embodiments of the invention, as discussed below, recognizes the benefits associated with passivating a dielectric material formed using a fluoride-containing chemistry, with a gas mixture containing oxygen. It has been found that using oxygen to passivate the dielectric materials reduces the fluoride contamination that occurs during a deposition/etch process used to form the dielectric material in isolation trenches. The reduction in the fluoride contamination is a beneficial improvement over conventional processes because less fluorine is available to diffuse from the isolation trenches and to other portions of the device where it can cause defectivities.
For example, in one embodiment, silane, hydrogen, and oxygen may be used to form the dielectric material 215. In one aspect, the silane may be flowed at a rate of about 80 sccm, the hydrogen may be flowed at a rate of about 375 sccm, and the oxygen may be flowed at a rate of about 135 sccm. This gas mixture may also contain helium having a flow rate of 300 sccm as an etch component. Additionally, a high frequency power (HFP) of the deposition/etch may range from about 750 watts to about 1300 watts and the low frequency power (LFP) may range from about 6100 watts to about 6200 watts. These parameters are given as examples, and it should be understood that the process parameters may vary, depending on the deposition tool and device design.
Conventional processes may also be used to conduct the etch portion of the deposition/etch process 210. For example, in one embodiment, the etch component may comprise nitrogen fluoride, such as nitrogen trifluoride, hydrogen and helium. In one aspect of this embodiment, the nitrogen fluoride may be flowed at a rate of about 300 sccm, the hydrogen may be flowed at a rate of about 700 sccm, and the helium may be flowed at a rate of about 100 scc. Additionally, the high frequency power of the etching may be about 1800, and the LFP may be about 5000. These deposition parameters are also given as examples and may vary depending on the deposition tool and the device design.
The amount of time that the deposition/etch process 210 is conducted may vary and will depend on processing conditions and the type of tool being used. In one embodiment, the deposition/etch process 210 is cycled; that is, it is conducted for a period of time and then paused such that no significant material is deposited. In most embodiments, the pause will include discontinuing the deposition process (both gas flows and power) before resuming the deposition process. After the deposition/etch process 210 is discontinued the device 100 is subjected to a passivation process 220 as shown in
Following the passivation process 220, the deposition/etch process is resumed, designated as deposition/etch process 310 in
After the deposition/etch process 310 is discontinued the device 100 is subjected to a passivation process 320 as shown in
Deposition/etch processes 210, 310 and passivation process 220, 320 are repeated in the manner described above until the trenches 105 are completely filled with dielectric material 410 as seen in
Embodiments of passivation processes 220 and 320 and the reduction in fluorine contaminants associated with those embodiments will now be discussed. It should be understood that the following embodiments may be combined with the various embodiments of the above-discussed deposition/etch processes in any number of ways.
Passivation parameters were varied over 19 different slots (sample wafers), the results of which are set forth in Tables 1 and 2 below and which correspond to
TABLE I presents passivation parameters for 9 different sample wafers. Except for sample 2, in which no passivation was conducted, the LFP (bias on the plasma) was kept constant across all of the samples at about 6150 watts, and the HFP (bias on the wafer) ranged from about 1000 watts to about 1300 watts. Though the LFP was kept constant in the samples, in other embodiments, the LFP may range from about 5000 watts to about 6500 watts, and in another aspect, the LFP may range from about 6100 watts to about 6200 watts. The flow rate of hydrogen varied from about 375 sccm to about 1500 sccm, and the flow rate of oxygen ranged from about 0.0 sccm to about 285 sccm. The beneficial reduction in fluorine contamination for these samples is shown in
TABLE II presents passivation parameters for 10 additional, different wafers. Except for samples 1 and 2, in which no passivation was conducted, the LFP (bias on the plasma) was kept constant across all of the samples at about 6150 watts, and the HFP (bias on the wafer) ranged from about 750 watts to about 1300 watts. Though the LFP was kept constant in the samples, in other embodiments, the LFP may range from about 5000 watts to about 6500 watts, and in another aspect may range from about 6100 watts to about 6200 watts. The flow rate of hydrogen varied from about 1500 sccm to about 1700 sccm, and the flow rate of oxygen ranged from about 135 sccm to about 285 sccm. The reduction in fluorine contamination for these samples is shown in
From the foregoing it is readily seen that the passivation process provided by the various embodiments set forth above beneficially reduced the amount of fluorine contamination present in the device when compared to conventional processes that either use only hydrogen to passivate or do not passivate during the trench filling process.
Following the formation and passivation of the isolation trenches 105, conventional processes may be used to complete the semiconductor device 700 as shown in
In one embodiment, of the semiconductor device 700, the semiconductor substrate 718 has a center to edge average fluorine concentration that is less than about 2.10E19 atoms/cm3 at a depth within the semiconductor substrate 718 of about less than 5 microns. In another embodiment, the substrate 718 has a fluorine dose concentration that ranges from about 1E19 atoms/cm2 at a depth of about 0.0 microns to about 5E19 atoms/cm2 at a depth of about 0.5 microns.
Those skilled in the art will appreciate that other and further additions, deletions, substitutions and modifications may be made to the described embodiments without departing from the scope of the invention.