Claims
- 1. A semiconductor device comprising a semiconductor substrate and a plurality of field effect transistors provided on the semiconductor substrate, wherein:
each of the plurality of field effect transistors comprises:
a gate electrode provided on the semiconductor substrate; a gate electrode side wall insulating film provided at a side of the gate electrode; and a conductive film to be a source region or a drain region, provided at a side of the gate electrode via the gate electrode side wall insulating film; wherein the gate electrode of each of the plurality of field effect transistor is produced by the step of dividing a first non-insulating film into a plurality of regions; the conductive film of each of the plurality of field effect transistors is produced by the step of dividing a second non-insulating film into a plurality of regions; and between the gate electrode of each of the plurality of field effect transistor and the gate electrode of a neighboring field effect transistor there is a region in which the gate electrode side wall insulating film is not formed.
- 2. A semiconductor device comprising a semiconductor substrate and a plurality of field effect transistors provided on the semiconductor substrate, wherein:
each of the plurality of field effect transistors comprises:
a well region provided on the semiconductor substrate; a gate electrode provided on the well region via a gate insulating film; a gate electrode side wall insulating film provided at a side of the gate electrode; and a conductive film to be a source region or a drain region, provided at a side of the gate electrode via the gate electrode side wall insulating film; wherein the gate electrode of each of the plurality of field effect transistors is produced by the step of dividing a first non-insulating film into a plurality of regions; and the conductive film of each of the plurality of field effect transistor is produced by the step of dividing a second non-insulating film into a plurality of regions; between the gate electrode of each of the plurality of field effect transistor and the gate electrode of a neighboring field effect transistor there is a region in which the gate electrode side wall insulating film is not formed.
- 3. A semiconductor device according to claim 2, wherein:
at least one of the plurality of field effect transistors further comprises a terminal provided on the well region for setting the potential of the well region; the semiconductor device further comprises a voltage generation circuit connected to the terminal; and the voltage generator circuit changes the potential of the well region depending on whether the at least one of the plurality of field effect transistors is in an active state or a standby state.
- 4. A semiconductor device comprising a semiconductor substrate and a plurality of field effect transistors provided on the semiconductor substrate, wherein:
each of the plurality of field effect transistors comprises:
an isolation region; a deep well region of a first conductivity; a shallow well region of a second conductivity provided in the deep well region, the second conductivity being opposite to the first conductivity; a gate electrode provided on the shallow well region via a gate insulating film; a gate electrode side wall insulating film provided at a side of the gate electrode; and a conductive film to be a source region or a drain region, provided at a side of the gate electrode via the gate electrode side wall insulating film; wherein the gate electrode of each of the plurality of field effect transistors is produced by the step of dividing a first non-insulating film into a plurality of regions; the conductive film of each of the plurality of field effect transistor is produced by the step of dividing a second non-insulating film into a plurality of regions; at least one of the plurality of field effect transistors is a dynamic threshold transistor in which the shallow well region of the second conductivity is electrically connected to the gate electrode; the shallow well region of the dynamic threshold transistor is electrically isolated from the shallow well regions of the other field effect transistors via the isolation region and the deep well region; and between the gate electrode of each of the plurality of field effect transistor and the gate electrode of a neighboring field effect transistor there is a region in which the gate electrode side wall insulating film is not formed.
- 5. A method for producing a semiconductor device, comprising the steps of:
forming a first non-insulating film pattern by patterning a first non-insulating film to a desired pattern on a semiconductor substrate; forming a sidewall insulting film at aside of the first non-insulting film pattern; depositing a second non-insulating film; forming a side wall consisting of the second non-insulating film at a side of the first non-insulting film via the side wall insulating film by an isotropic etching until the second non-insulating film is removed from an upper portion of the first non-insulating film pattern; and forming a layer to be a gate electrode, a layer to be a source region, and a layer to be a drain region by patterning the first non-insulating film pattern and the side wall by selectively etching with respect to the side wall insulating film.
- 6. A method according to claim 5, further comprising the step of simultaneously implanting a donor or an acceptor into the layer to be a gate electrode, the layer to be a source region, and the layer to be a drain region.
- 7. A method according to claim 5, wherein the selective etching with respect to the side wall insulating film is an anisotropic etching including an isotropic component.
- 8. A method according to claim 5, wherein in the selective etching with respect to the side wall insulating film, an isotropic etching is conducted after an anisotropic etching.
- 9. A method according to claim 5, wherein a diffusion coefficient of at least one of the layer to be a source region and the layer to be a drain region is greater than a diffusion coefficient of the semiconductor substrate.
- 10. A method for producing a semiconductor device, comprising the steps of:
attaching a first insulating film on a first non-insulating film provided on a semiconductor substrate; forming a first non-insulating film pattern and a first insulating film pattern by patterning a first non-insulating film and the first insulating film to a desired pattern; forming a side wall insulting film at a side of the first insulting film pattern; depositing a second non-insulating film; forming a side wall consisting of the second non-insulating film at the sides of the first non-insulting film pattern and the first insulating film pattern by an isotropic etching until the second non-insulating film is removed from an upper portion of the first insulating film pattern; exposing a surface of the first non-insulating film pattern by selectively removing the first insulting film pattern; forming a layer to be a gate electrode, a layer to be a source region, and a layer to be a drain region by patterning the first non-insulating film pattern and the side wall by selectively etching with respect to the side wall insulating film.
- 11. A method according to claim 10, further comprising the step of simultaneously implanting a donor or an acceptor into the layer to be a gate electrode, the layer to be a source region, and the layer to be a drain region.
- 12. A method according to claim 10, wherein the selective etching with respect to the side wall insulating film is an anisotropic etching including an isotropic component.
- 13. A method according to claim 10, wherein in the selective etching with respect to the side wall insulating film, an isotropic etching is conducted after an anisotropic etching.
- 14. A method according to claim 10, wherein a diffusion coefficient of at least one of the layer to be a source region and the layer to be a drain region is greater than a diffusion coefficient of the semiconductor substrate.
- 15. An information processing apparatus comprising a display device and an operation device for controlling the display device, the apparatus being able to be driven by a battery, wherein the operation device comprises a circuit including a semiconductor device according to claim 1.
Priority Claims (1)
Number |
Date |
Country |
Kind |
2000-1190 |
Jan 2000 |
JP |
|
Parent Case Info
[0001] This application is a Divisional of co-pending application Ser. No. 10/149,255 filed on Aug. 12, 2002 and for which priority is claimed under 35 U.S.C. § 120. Application Ser. No. 10/149,255 is the national phase of PCT International Application No. PCT/JP00/09447 filed on December 28, 2000 under 35 U.S.C. § 371. The entire contents of each of the above-identified applications are hereby incorporated by reference. This application also claims priority of Application No. 2000-1190 filed in Japan on Jan. 7, 2000 under 35 U.S.C. § 119.
Divisions (1)
|
Number |
Date |
Country |
Parent |
10149255 |
Aug 2002 |
US |
Child |
10899183 |
Jul 2004 |
US |