Claims
- 1. An integrated circuit having an enhanced adhesion protective overcoat, said overcoat including the following thin film layers:a first layer of silicon dioxide, a second layer of a silicon compound selected from the group consisting of silicon nitride, silicon carbide, or silicon oxynitride, and a third layer comprising a very thin film of silicon dioxide; wherein said first layer is thicker than said second layer and said second layer is thicker than said third layer; whereby said first layer relieves stresses imposed by said second layer, and said third layer is an adhesion promoter between said second layer and a subsequently applied material.
- 2. An integrated circuit as in claim 1 wherein said first layer is in the range of 5,000 to 10,000 angstroms thick.
- 3. An integrated circuit as in claim 1 wherein said second layer in the range of 1,000 to 5,000 angstroms thick.
- 4. An integrated circuit as in claim 1 wherein said third layer is in the range of 500 to 5,000 angstroms thick.
- 5. An integrated circuit as in claim 1 wherein said layers are deposited by plasma enhanced chemical vapor deposition.
- 6. An integrated circuit as in claim 1 wherein said third layer has strong adhesion to polymeric materials.
- 7. An integrated circuit as in claim 1 wherein said overcoat is thermally stable to greater than 450 degrees C.
- 8. An integrated circuit as in claim 1 wherein said protective overcoat is a barrier against ingress of moisture, mobile ions, and other contaminants.
- 9. An integrated circuit as in claim 1 wherein said first and third oxide layers have strong adhesion to said second layer.
- 10. A passivating film including the following thin film layers:a first layer of silicon dioxide having a thickness in the range of 5,000 to 10,000 Angstroms, a second layer of a silicon compound selected from the group consisting of silicon nitride, silicon oxy-nitride, or silicon carbide having a thickness in the range of 1,000 to 5,000 Angstroms, and a third layer of silicon dioxide having a thickness in the range of 500 to 5,000 Angstroms.
- 11. A flip chip semiconductor device having a protective overcoat with enhanced adhesion to polymeric materials, comprising:an integrated circuit having a first surface with active circuits and interconnection, a protective overcoat deposited and patterned atop said first surface comprising a layer of silicon dioxide, a second dielectric layer comprising a silicon compound, selected from the group consisting of silicon nitride, silicon carbide or silicon oxynitride, and a thin layer of silicon dioxide, an underfill polymer in contact with said thin layer of silicon dioxide, and a substrate coupled to said active circuits and interconnection with solder ball contacts.
- 12. A semiconductor device as in claim 11 wherein said device is a BGA package.
- 13. A semiconductor device as in claim 11 wherein said device is a CSP.
- 14. A leaded surface mount semiconductor device having a protective overcoat with enhanced adhesion to polymeric materials comprising;an integrated circuit having a first surface with active circuits and interconnection and a second surface attached to a lead frame, a protective overcoat deposited and patterned atop said first surface, said overcoat comprising a layer of silicon dioxide, a second dielectric layer comprising a silicon compound selected from the group consisting of silicon nitride, silicon carbide or silicon oxy-nitride, and a thin, third layer of silicon dioxide, wire bonds connecting bond pads on the integrated circuit to the lead frame, and a molding compound comprising an epoxy polymer encapsulating said integrated circuit chip and in contact with said enhanced adhesion protective overcoat, bond wires and the inner leads of said lead frame.
- 15. A packaged semiconductor device, comprising:an integrated circuit mounted on a substrate, said integrated circuit including a protective overcoat comprising: a first layer of silicon dioxide; a barrier layer over said first layer of silicon dioxide, said barrier layer selected from the group consisting of silicon nitride, silicon carbide or silicon oxy-nitride; and a second layer of silicon dioxide over said barrier layer; interconnects coupling said integrated circuit to said substrate; and a polymer material on said protective overcoat and surrounding said interconnects.
- 16. A packaged semiconductor device, comprising:an integrated circuit formed in an active surface of a semiconductor chip, said integrated circuit comprising bond pads on said active surface and a protective overcoat comprising a layer of silicon dioxide over said active surface, a layer of silicon nitride over said layer of silicon dioxide, and a layer of silicon dioxide over said layer of silicon nitride; a substrate, wherein said active surface of said chip is adjacent said substrate; interconnects between said bond pads on said chip and said substrate; and an underfill material between said active surface of said chip and said substrate, wherein said underfill surrounds said interconnects.
- 17. A packaged semiconductor device, comprising:an integrated circuit formed in an active surface of a semiconductor chip, said integrated circuit comprising bond pads on said active surface and a protective overcoat comprising a layer of silicon dioxide over said active surface, a layer of silicon nitride over said layer of silicon dioxide, and a layer of silicon dioxide over said layer of silicon nitride; a substrate, wherein said chip is mounted on said substrate such that said active surface of said chip is directed away from said substrate; interconnects between said bond pads on said chip and said substrate; and an encapsulant material covering said active surface of said chip, said substrate, and said interconnects.
Parent Case Info
This application claims the benefit of Provisional application No. 60/213,300, filed Jun. 22, 2000.
US Referenced Citations (2)
Number |
Name |
Date |
Kind |
5473187 |
Baker et al. |
Dec 1995 |
A |
6342428 |
Zheng et al. |
Jan 2002 |
B1 |
Provisional Applications (1)
|
Number |
Date |
Country |
|
60/213300 |
Jun 2000 |
US |