This application is a national stage application under 35 U.S.C. 371 and claims the benefit of PCT Application No. PCT/JP2019/047341 having an international filing date of 4 Dec. 2019, which designated the United States, which PCT application claimed the benefit of Japanese Patent Application No. 2018-236071 filed 18 Dec. 2018, the entire disclosures of each of which are incorporated herein by reference.
The present disclosure relates to a semiconductor device.
Semiconductor devices in chip size package (CSP) include a through silicon via (TSV) that connects a wiring layer in a package and a connecting terminal on a mounting board (for example, refer to Patent Literature 1).
When a TSV is formed, generally, a through hole that reaches a wiring layer inside a package is formed from a rear surface of a board first, and then the through hole is covered with a seed metal film. Thereafter, on a surface of the seed metal film, a Re distribution layer (RDL) film, such as copper film, is grown, for example, by electroplating or the like to form the TSV.
However, in the conventional technique described above, a step disconnection can occur in a seed metal film, and the RDL film cannot grow normally at a step disconnection portion of the seed metal film, to cause a faulty connection in TSV. This can reduce yields of semiconductor devices.
In view of the above problems, the present disclosure proposes a semiconductor device that can suppress reduction of yields.
A semiconductor device according to the present disclosure includes a board and a via. In the board, a wiring layer is embedded. The via extends in a depth direction from a main surface of the board to pierce through the wiring layer, and is connected to the wiring layer on a side peripheral surface.
Hereinafter, an embodiment of the present disclosure will be explained in detail with reference to the drawings. In the following embodiment, like reference signs are assigned to like parts, and duplicated explanation will be thereby omitted.
Structure of Semiconductor Device
First, a structure of a semiconductor device 1 according to the present disclosure will be explained, referring to
As illustrated in
The logic board 10 includes Si (silicon) substrate 11 and an insulation layer 12 that is formed with SiO (silicon monoxide) laminated on the Si substrate 11 or the like. Inside the insulation layer 12, a multi-layered wiring layer 13 is embedded. Although illustration is omitted, inside the insulation layer 12, a signal processing circuit, a memory, or the like are arranged other than the multi-layered wiring layer 13.
The sensor board 20 includes an Si substrate 21, a glass cover 22 that is arranged on the Si substrate 21, and a supporting member 23 that supports a periphery portion of the glass cover 22. Inside the Si substrate 21, for example, a back-illuminated complementary metal oxide semiconductor (CMOS) image sensor 24 is arranged. Moreover, on a light receiving surface of each of a plurality of light receiving devices included in the CMOS image sensor 24, a micro lens 25 is arranged.
Furthermore, the CSP semiconductor device 1 includes a TSV 14 to connect the multi-layered wiring layer 13 arranged inside the logic board 10 and a connecting terminal 101 arranged on the mounting board 100.
The TSV 14 is a kind of a through electrode that is formed by making a redistribution layer (RDL) film 3 of, for example, a copper film, or the like so as to extend from an inner peripheral surface of a through hole formed from a bottom surface of the logic board 10 to reach the multi-layered wiring layer 13, to a part of the bottom surface of the logic board 10.
The semiconductor device 1 is mounted on the mounting board 100 as a portion of the RDL film 3 extending to the bottom surface of the logic board 10 is connected to the connecting terminal 101 through a solder bump 15.
As described, in the CSP semiconductor device 1, the RDL film 3 of the TSV 14 is directly connected with the connecting terminal 101 of the mounting board 100 through the solder bump 15 without using a bonding wire and, therefore, a mounting area can be suppressed to be minimum.
In the present embodiment, by contriving the shape of the TSV 14, occurrence of faulty connection in the TSV 14 is suppressed, and the yields of the semiconductor device 1 is thereby improved. Next, a specific structure of the TSV 14 will be explained, referring to
Structure of TSV
Moreover, in
As illustrated in
The TSV 14 is formed by forming a seed metal film 31 and an RDL film sequentially on a surface of a through hole 30 that reaches such a depth that pierces through the first wiring layer M1 from a top surface of the Si substrate 11.
Between the Si substrate 11 and the seed metal film 31, an SiO film 32 is arranged in advance for insulation purposes. A specific formation process of the TSV 14 will be described later with reference to
Before forming the seed metal film 31 and the RDL film 3, it is necessary to etch the insulation layer 12 and the first wiring layer M1 in a process of forming the through hole 30 that reaches the depth to pierce through the first wiring layer M1 from the top surface of the logic board 10.
Therefore, the process of forming the through hole 30, the through hole 30 is formed by reactive ion etching (RIE) using an etching gas in which an etching gas suitable for etching of the insulation layer 12 and an etching gas suitable for etching of the first wiring layer M1 are mixed.
In the RIE, the etching proceeds toward the direction of depth of the logic board 10, but does not proceed toward a surface direction of the insulation layer 12. Therefore, a diameter of the through hole 30 in the insulation layer 12 is not to be larger than a diameter of the through hole 30 in the Si substrate 11.
Thus, occurrence of a step disconnection in the seed metal film 31 formed after the through hole 30 is formed is suppressed, and thereby enabling to form the RDL film 3 on the entire surface of the seed metal film 31 without a step disconnection.
On the other hand, general TSVs have a depth only reaching the top surface of the first wiring layer M1 from the top surface of the Si substrate 11, and is connected to the top surface of the first wiring layer M1 at the bottom surface. When forming such a general TSV, the first wiring layer M1 is used as an etching stopper, and a through hole having a depth reaching the top surface of the first wiring layer M1 from the top surface of the Si substrate 11 is formed by RIE.
In this RIE, an etching gas suitable for the insulation layer 12 is used, but an etching gas suitable for the first wiring layer M1 is not used. Therefore, when over-etching to completely expose the top surface of the first wiring layer M1 is performed, while etching in the depth direction stops at the top surface of the first wiring layer M1, etching in a surface direction in the insulation layer 12 continues to proceed.
As a result, the diameter of the through hole 30 in the insulation layer 12 becomes larger than the diameter of the through hole 30 in the Si substrate 11, and a notch (slit or cutout) is formed at a bottom portion of the through hole 30. When the seed metal film 31 is formed on a surface of this through hole 30, a step disconnection is generated in the seed metal film 31 at the notch portion at the bottom portion of the through hole 30, and the RDL film 3 that entirely covers the through hole 30 cannot be formed, resulting in causing a faulty connection in the TSV, to reduce the yields of semiconductor devices.
On the other hand, in the TSV 14 according to the embodiment, because the RDL film 3 is formed on the entire surface of the seed metal film 31 without step disconnection as described above, occurrence of a faulty connection in the TSV 14 can be suppressed, and the yields of the semiconductor device 1 can be improved.
Moreover, as illustrated in
Furthermore, because the TSV 14 according to the embodiment has the bottom portion in a bowl shape, a joint surface with the first wiring layer M1 is to be an inclined plane. Thus, the TSV 14 can provide a larger junction area with respect to the first wiring layer M1, compared to such a shape that the bottom portion is horizontal and completely pierce through the first wiring layer M1 to make the joint surface with respect to the first wiring layer M1 perpendicular thereto and, therefore, a junction resistance can be reduced.
Formation Process of TSV
Next, a formation process of the TSV 14 according to the embodiment will be explained with reference to
At this time, for example, a hole in a substantially circular shape in planar view having a diameter of about 50 μm is formed in the resist 40. Subsequently, as illustrated in
In this etching, a chlorine-based or fluorine based etching gas that is suitable for Si (silicon) etching is used. Thus, a portion that is not masked by the resist 40 in the Si substrate 11 is etched in a depth direction by about 100 μm, to expose a top surface of the insulation layer 12.
Thereafter, as illustrated in
At this time, on the top surface of the Si substrate 11, the SiO film 32 having a thickness of about 5 μm is formed, and on the bottom surface and the side peripheral surface of the through hole 30, the SiO film 32 having a thickness of about 0.5 μm is formed. Thereafter, dry etching, for example, RIE or the like is performed on the entire surface of the SiO film 32.
In this etching, a fluorine-based etching gas that is suitable for etching of an insulation film and a chlorine-based etching gas that is suitable for metallic system etching are used. Furthermore, in this process, a fluorine carbide-based or hydro carbon-based gas that functions as a depot gas to suppress progress of etching in a horizontal direction is mixed to the etching gas to perform etching.
Thus, as illustrated in
In the final phase of the etching, an amount of the etching gas is gradually decreased, while the depot gas is increased. This enables to avoid the etching from proceeding in the horizontal directions indicated by outlined arrows in
Thereafter, a depot film deposited on the surface of the through hole 30 is removed by an organic solution. Subsequently, a thin film of Ti (titanium), Cu (copper), or Ti (titanium) and Cu (copper) having a film thickness of 200 nm to 400 nm is formed by spattering on the bottom surface of the through hole 30, a side surface of the through hole 30, and the entire top surface of the SiO film 32, to form the seed metal film 31.
Finally, on the surface of the seed metal film 31, the RDL film 3 is formed by growing a Cu (copper) film having a film thickness of about 5 μm by electroplating, to thereby form the TSV 14 illustrated in
After formation of the RDL film 3, the resist is removed. At this time, if a notch is present at the bottom portion of the through hole 30, a residue of the resist remains in the notch, to be a cause of a crack in the RDL film 3. However, as described above, a notch is not formed in the bottom portion of the through hole 30 in the present embodiment. Thus, the TSV 14 according to the embodiment can suppress occurrence of a crack in the RDL film 3 and, therefore, can prevent the occurrence of a faulty connection.
Note that the shape of the TSV 14 illustrated in
Moreover,
As illustrated in
The TSV according to the first modification reaches the depth to pierce through the first wiring layer M1 similarly to the TSV 14 illustrated in
Therefore, because a notch is not formed at the bottom portion in the TSV according to the first modification, occurrence of a faulty connection in the RDL film 3 is suppressed, and the yields of semiconductor devices can be thereby improved.
Moreover, in the TSV according to the first modification, because the joint surface with the first wiring layer M1 is an inclined plane, a large junction area with the first wiring layer M1 can be provided similarly to the TSV 14 illustrated in
Moreover, as illustrated in
The TSV according to the second modification reaches the depth to pierce through the first wiring layer M1 similarly to the TSV 14 illustrated in
Therefore, because a notch is not formed at the bottom portion in the TSV according to the second modification, occurrence of a faulty connection in the RDL film 3 is suppressed, and the yields of semiconductor devices can be improved.
Moreover, as illustrated in
Furthermore, as illustrated in
Moreover, as illustrated in
According to the TSV of these third to fifth modifications, the first to the third wiring layers M1, M2, M3 can be connected at once, and similarly to the TSV 14 illustrated in
The TSVs of the third to the fifth modifications may have a depth to pierce through the second wiring layer M2. That is, as long as the TSV according to the embodiment has the depth to pierce through a wiring layer, the number of wiring layers to be pierced through is not limited.
Furthermore, as long as the TSV according to the embodiment has a tapered shape at the bottom portion, it is not necessarily required to pierce through a wiring layer. For example, as illustrated in
When forming such a TSV, the through hole 30 is formed using the first wiring layer M1 as an etching stopper. However, in the final phase of the etching to form the through hole 30, a ratio adjustment of an amount of the etching gas to an amount of the depot gas is performed, to make the bottom portion of the through hole 30 into a bowl shape. This enables to prevent formation of a notch in the bottom portion of the through hole 30.
Therefore, the TSV of the sixth modification suppresses occurrence of a faulty connection in the RDL film 3 similarly to the TSV 14 illustrated in
Moreover, as illustrated in
Furthermore, the TSV according to the embodiment can be applied, for example, at a shallower position than the first wiring layer M1 in the insulation layer 12 of the logic board 10, for example, to a semiconductor device in which a wiring layer formed with a metallic material, such as tungsten, is provided.
For example, as illustrated in
Moreover, as illustrated in
The effects described in the present specification are only examples and are not limited, and other effects can be produced also.
Note that the present technique can apply structures as follows also.
Number | Date | Country | Kind |
---|---|---|---|
2018-236071 | Dec 2018 | JP | national |
Filing Document | Filing Date | Country | Kind |
---|---|---|---|
PCT/JP2019/047341 | 12/4/2019 | WO |
Publishing Document | Publishing Date | Country | Kind |
---|---|---|---|
WO2020/129635 | 6/25/2020 | WO | A |
Number | Name | Date | Kind |
---|---|---|---|
20080284041 | Jang | Nov 2008 | A1 |
20110278735 | Yen | Nov 2011 | A1 |
20110304026 | Tsui | Dec 2011 | A1 |
20120112301 | Humpston | May 2012 | A1 |
20120181672 | Lou | Jul 2012 | A1 |
20130234341 | Ona | Sep 2013 | A1 |
20160351521 | Kume et al. | Dec 2016 | A1 |
20200027784 | Park | Jan 2020 | A1 |
20200119126 | Jo | Apr 2020 | A1 |
Number | Date | Country |
---|---|---|
101355069 | Jan 2009 | CN |
102473640 | May 2012 | CN |
102593094 | Jul 2012 | CN |
103283025 | Sep 2013 | CN |
2008-288595 | Nov 2008 | JP |
2009-206253 | Sep 2009 | JP |
2012-099548 | May 2012 | JP |
2012-190900 | Oct 2012 | JP |
2016-225471 | Dec 2016 | JP |
20080101635 | Nov 2008 | KR |
201401474 | Jan 2014 | TW |
201843769 | Dec 2018 | TW |
Entry |
---|
International Search Report prepared by the Japan Patent Office on Feb. 25, 2020, for International Application No. PCT/JP2019/047341. |
Number | Date | Country | |
---|---|---|---|
20220037272 A1 | Feb 2022 | US |