Claims
- 1. A semiconductor memory module to be mounted to a substrate, comprising:
- a substantially rectangular shaped double-sided board having a first surface, a second surface, a first side edge which is one of its longer side edges of the board to be mounted to said substrate and a second side edge which is opposite to said first side edge;
- first memory devices mounted on said first surface along and adjacent to said second side edge in a row, said first memory devices each having same number and same function of terminals including a first terminal and second terminals; and
- second memory devices mounted on said second surface along and adjacent to said second side edge in a row, said second memory devices each having same number and same function of terminals including a first terminal and second terminals, wherein said first terminal and second terminals of said second memory devices having same function as said first terminal and second terminals of said first memory devices,
- wherein said first terminals of said first memory devices are electrically connected to each other, said first terminals of said second memory devices are electrically connected to each other, and each of said second terminals of one of said first memory devices and each of said second terminals of one of said second memory of one of said second memory devices are electrically connected to each other, and
- wherein said second memory devices are arranged closer to said second side edge than said first memory devices, so as to mount said memory module at an acute angle with said substrate.
- 2. A semiconductor memory module according to claim 1, wherein each said first terminal of said first memory devices receives a row address strobe signal.
- 3. A semiconductor memory module according to claim 1, wherein each said first terminal of said second memory devices receives a row address strobe signal.
- 4. A semiconductor memory module according to claim 1, wherein each said second terminals of said first and second memory devices transmits data input/output signals.
- 5. A semiconductor memory module according to claim 1, wherein said terminals of said first and second memory devices each includes third terminals, and wherein each of said third terminals of said first and second memory devices are electrically connected.
- 6. A semiconductor memory module according to claim 5, wherein each said third terminals of said first and second memory devices receives address signal.
- 7. A semiconductor memory module according to claim 1, wherein said double-sided board is mounted to said substrate at said acute angle with said second surface facing toward said substrate.
Priority Claims (1)
Number |
Date |
Country |
Kind |
63-42071 |
Feb 1988 |
JPX |
|
Parent Case Info
This application is a continuation of Ser. No. 07/710,642, filed on Jun. 5, 1991, now U.S. Pat. No. 5,227,664, which is a divisional of Ser. No. 07/606,292, filed on Oct. 31, 1990, now U.S. Pat. No. 5,103,247, which is a continuation of Ser. No. 07/310,563, filed on Feb. 15, 1989, now U.S. Pat. 4,984,064.
US Referenced Citations (8)
Non-Patent Literature Citations (1)
Entry |
"VLSI Device Handbook", published by K. K. Science Forum, Nov. 28, 1993, pp. 239-250. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
606292 |
Oct 1990 |
|
Continuations (2)
|
Number |
Date |
Country |
Parent |
710642 |
Jun 1991 |
|
Parent |
310563 |
Feb 1989 |
|