Claims
- 1. A semiconductor integrated circuit device comprising:a clock-generating circuit that includes a variable delay circuit for producing second clock signals by delaying, by a predetermined delay time, first clock signals that are formed based upon clock signals input through an external terminal, and a control circuit for comparing the phase of third clock signals formed based on the second clock signals with the phase of the first clock signals and for so controlling the delay time that the difference between the phases is decreased; and an internal circuit that operates in response to the second clock signals; which are formed on a common semiconductor substrate; wherein an element-forming region constituting the variable delay circuit is isolated from an element-forming region constituting the internal circuit; and wherein the semiconductor integrated circuit device further includes: a clock input circuit which receives the input clock signals and produces the first clock signals; an output circuit that operates upon receiving the second clock signals; a replica delay circuit for forming the third clock signals by delaying the second clock signals by the time corresponding to the delay times of the clock input circuit and of the output circuit; and wherein the internal circuit includes the output circuit.
- 2. A semiconductor integrated circuit device comprising:a clock-generating circuit that includes a variable delay circuit for producing second clock signals by delaying, by a predetermined delay time, first clock signals that are formed based upon clock signals input through an external terminal, and a control circuit for comparing the phase of third clock signals formed based on the second clock signals with the phase of the first clock signals and for so controlling the delay time that the difference between the phases is decreased; and an internal circuit that operates in response to the second clock signals; which are formed on a common semiconductor substrate; wherein an element-forming region constituting the variable delay circuit is isolated from an element-forming region constituting the internal circuit; wherein: the delay time is controlled by an analog voltage; the control circuit includes a first frequency-dividing circuit for forming fifth clock signals by dividing the frequency of the first clock signals, a second frequency-dividing circuit for forming sixth clock signals by dividing the frequency of the third clock signals, and a phase comparator circuit for producing control signals by comparing the phase of the fifth clock signals with the phase of the sixth clock signals, and a charge pump circuit that generates the analog voltage based upon the control signals; wherein the fifth and sixth clock signals assume predetermined initial values when the clock-generating circuit is in operation; and wherein the first and second frequency-dividing circuits and the phase comparator circuit are formed in an element-forming region electrically isolated from an element-forming region where the variable delay circuit is formed.
Priority Claims (1)
Number |
Date |
Country |
Kind |
11-243154 |
Aug 1999 |
JP |
|
CROSS-REFERENCE TO RELATED APPLICATIONS
This application is a division of U.S. application Ser. No. 10/185,044 filed Jul. 1, 2002, Now U.S. Pat. No. 6,594,179 which is a division of U.S. application Ser. No. 10/036,374 filed Jan. 7, 2002 (now U.S. Pat. No. 6,463,008), which is a continuation of U.S. application Ser. No. 09/629,173 filed Jul. 31, 2000 (Now U.S. Pat. No. 6,377,511).
US Referenced Citations (39)
Foreign Referenced Citations (7)
Number |
Date |
Country |
2-90666 |
Mar 1990 |
JP |
10-171774 |
Jun 1998 |
JP |
11-55145 |
Feb 1999 |
JP |
2000-124796 |
Apr 2000 |
JP |
2000-183730 |
Jun 2000 |
JP |
2000-188540 |
Jul 2000 |
JP |
2001332086 |
Nov 2001 |
JP |
Non-Patent Literature Citations (1)
Entry |
Johnson et al., “A Variable Delay Line PLL for CPU-Coprocessor Synchronization”, IEEE Journal of Solid-State Circuits, vol. 23, No. 5, pp. 1218-1223, Oct. 1998. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
09/629173 |
Jul 2000 |
US |
Child |
10/036374 |
|
US |