1. Field of the Invention
The present invention generally relates to a semiconductor module and method for forming the same. Specifically, the present invention provides a semiconductor module having an interposer structure with metallurgical through connections for electrically connecting a semiconductor chip to a substrate.
2. Related Art
In the production of semiconductor modules, a semiconductor chip is often connected to a carrier such as a substrate. Typically, the connection is made using controlled collapse chip connection (C4) technology whereby solder bumps are used to join the two components together. Unfortunately, several problems emerge with the existing technology. First, the semiconductor chip usually has a different coefficient of thermal expansion (CTE) than the substrate. Given the close physical proximity of the semiconductor chip to the substrate, the solder bumps often deteriorate as the module heats up and cools off. This is especially the case with larger die sizes.
In addition, ceramic substrates (if used) are generally non-planar, which can become a gating factor as the substrate X-Y dimensions increase. With shrinking pitch, there is a need to shrink C4 bump dimensions to avoid nearest neighbor shorting. However, a small C4 bump height results in a larger percentage of variation across the grid of bumps. Further, when the interconnections at the chip to substrate level migrate to a lead-free system, there will be no solder temperature hierarchy between first and second level interconnections, thus, creating an increased strain on the C4 structure due to higher temperatures of subsequent assembly operations. Still yet, current methods of depositing and joining C4 interconnections are expensive and involve the use of specific under bump metallization (UBM), which might have to be customized. Also, the UBM may need additional layers such as diffusion barriers and chip encapsulants so that it may endure a melting or partially melting C4 structure that reacts with the UBM during subsequent assembly operations.
In view of the foregoing, there exists a need for an improved semiconductor module and method for forming the same. Specifically, a need exists for a semiconductor chip to be electrically connected to a substrate or the like so that the above concerns are alleviated.
In general, the present invention provides a semiconductor module and method for forming the same. Specifically, under the present invention, a semiconductor chip is electrically connected to a substrate (e.g., organic, ceramic, etc.) by an interposer structure. The interposer structure comprises an elastomeric, compliant material that includes metallurgical through connections having a predetermined shape. In a typical embodiment, the metallurgical through connections electrically connect an under bump metallization of the semiconductor chip to a top surface metallization of the substrate. By utilizing the interposer structure in accordance with the present invention, the problems associated with previous semiconductor module designs are alleviated.
A first aspect of the present invention provides a semiconductor module, comprising a semiconductor chip; a substrate; and an interposer structure electrically connecting the semiconductor chip to the substrate, wherein the interposer structure includes metallurgical through connections having a predetermined shape.
A second aspect of the present invention provides a semiconductor module, comprising a semiconductor chip having an under bump metallization; a substrate having a top surface metallization; and an interposer structure electrically connecting the under bump metallization to the top surface metallization, wherein the interposer structure comprises an elastomeric, compliant material that includes metallurgical through connections having a predetermined shape.
A third aspect of the present invention provides a method for forming a semiconductor module, comprising: embedding metallurgical through connections within an elastomeric, compliant material to form an interposer structure; and positioning the interposer structure between a semiconductor chip and a substrate to electrically connect the semiconductor chip to the substrate.
Therefore, the present invention provides a semiconductor module and method for forming the same.
These and other features of this invention will be more readily understood from the following detailed description of the various aspects of the invention taken in conjunction with the accompanying drawings in which:
The drawings are merely schematic representations, not intended to portray specific parameters of the invention. The drawings are intended to depict only typical embodiments of the invention, and therefore should not be considered as limiting the scope of the invention. In the drawings, like numbering represents like elements.
As indicated above, the present invention provides a semiconductor module and method for forming the same. Specifically, under the present invention, a semiconductor chip is electrically connected to a substrate (e.g., organic, ceramic, etc.) by an interposer structure. The interposer structure comprises an elastomeric, compliant material that includes metallurgical through connections having a predetermined shape. In a typical embodiment, the metallurgical through connections electrically connect an under bump metallization of the semiconductor chip to a top surface metallization of the substrate. By utilizing the interposer structure in accordance with the present invention, the problems associated with previous semiconductor module designs are alleviated.
Referring now to
In any event, interpose structure 16 generally comprises a elastomeric, compliant material 20 having metallurgical through connections 18 “embedded” or “positioned” therein. Metallurgical through connections 18 electrically connect under bump metallization (UBM) or bottom layer metallurgy (BLM) 22 of semiconductor chip 12 to top surface metallurgy (TSM) 24 of substrate 14. In a typical embodiment, interposer structure 16 can comprise an anisotropic conductive film, such as CUPIL-T, which is commercially available from Nitto Denko, Inc. of Osaka, Japan. Moreover, metallurgical through connections 18 can be formed to have a predetermined shape depending on the load applied to semiconductor module 10 to best optimize the contact. For example, metallurgical through connections 18 could be spherical, ellipsoid, s-shaped, c-shaped, or elongate (i.e., column-like), various factors can be considered when determining the shape of metallurgical through connections 18. Such factors include, among other things: (1) camber (i.e., non-flatness of substrate 14 and semiconductor chip 12) in that more camber might mean taller through connections with an overall greater degree of compressibility; (2) distortion (i.e., positional accuracy of the I/O pads on substrate 14) in that the worse the distortion, the bigger the contact area on metallurgical through connections 18 that would have to be provided so that some degree of contact is always present between metallurgical through connections 18 and the I/O pads; and (3) process considerations such as how the through connections are made. In addition, metallurgical through connections 18 could be formed from one or more materials. To this extent, metallurgical through connections 18 could have a core formed from Copper, Copper-Beryllium, or the like that is coated with gold. Still yet, UBM 22 and/or TSM 24 could be gold, solder or the like.
To provide a more stable structure, interposer structure 16 could be rigidly attached (e.g., hard soldered) to either UBM 22 or TSM 24, or both. For example, if semiconductor module 10 is placed under a Land Grid Array (LGA) load, metallurgical through connections 18 could be hard soldered to TSM 24, while the contact between metallurgical through connections 18 and UBM 22 is maintained solely by the LGA load. This would enable free expansion of the semiconductor chip side of interposer structure 16 under the influence of temperature. Since interposer structure 16 would not cause any strains due to TCE mismatch, the reliability of semiconductor module 10 would increase considerably. Further, this method would allow for self-aligned solder joining of metallurgical through connections 18 to the I/O pads on substrate 14, thus eliminating the concern of inadequate surface contact area when the I/O pad distortion is on the high end of the specification.
Referring now to
Regardless, to further seal interposer member 16 between semiconductor chip 12 and substrate 14, underfill could be provided. Specifically, referring to
In any event, when underfill 34 is used, metallurgical through connections 18 could be rigidly attached to both UBM 22 and TSM 24 to provide a desired level of thermo-mechanical fatigue. To this extent, underfill 34 may be applied between interposer structure 16 and semiconductor chip 12, between interposer structure 16 and substrate 14, or between semiconductor chip 12 and substrate 14 (including interposer structure 16). In a typical embodiment, it is desirable to rigidly affix interposer structure 16 to substrate 14 whenever metallurgical through connections 18 are soldered to the substrate 14. In this case, a typical, high-modulus of elasticity underfill is indicated, e.g, materials having modulus ranging from 1–10 Giga Pascals. Similarly, yet another embodiment uses underfill 34 between semiconductor chip 12 and interposer structure 16 if metallurgical through connections 18 are permanently attached to the semiconductor chip 12.
In yet another embodiment of the invention, a more compliant, flexible, underfill material (having elastic modulus in the tens or hundreds of Mega Pascals, for example) is provided between the semiconductor chip 12 and substrate, including metallurgical through connections 18. This feature would allow lateral displacement of the electrical contacts in response to thermally-induced stresses while preserving environmental protection of the IC devices(s) and joints.
Referring now to
The foregoing description of the preferred embodiments of this invention has been presented for purposes of illustration and description. It is not intended to be exhaustive or to limit the invention to the precise form disclosed, and obviously, many modifications and variations are possible. Such modifications and variations that may be apparent to a person skilled in the art are intended to be included within the scope of this invention as defined by the accompanying claims. For example, in another embodiment, interposer structure 16 could be integrated at the wafer level (e.g., 8 or 12 inch wafers) and electrically tested before chip singulation (e.g., dicing) is performed.
Number | Name | Date | Kind |
---|---|---|---|
5569963 | Rostoker et al. | Oct 1996 | A |
5703753 | Mok | Dec 1997 | A |
5729433 | Mok | Mar 1998 | A |
5734201 | Djennas et al. | Mar 1998 | A |
5770891 | Frankeny et al. | Jun 1998 | A |
5821624 | Pasch | Oct 1998 | A |
5842273 | Schar | Dec 1998 | A |
6124546 | Hayward et al. | Sep 2000 | A |
6133744 | Yojima et al. | Oct 2000 | A |
6224396 | Chan et al. | May 2001 | B1 |
6252301 | Gilleo et al. | Jun 2001 | B1 |
6264476 | Li et al. | Jul 2001 | B1 |
6286208 | Shih et al. | Sep 2001 | B1 |
6294407 | Jacobs | Sep 2001 | B1 |
6365978 | Ibnabdeljalil et al. | Apr 2002 | B1 |
6386890 | Bhatt et al. | May 2002 | B1 |
6399892 | Milkovich et al. | Jun 2002 | B1 |
6434017 | Iwabuchi | Aug 2002 | B1 |
6459039 | Bezama et al. | Oct 2002 | B1 |
6486415 | Jimarez et al. | Nov 2002 | B2 |
6516513 | Milkovich et al. | Feb 2003 | B2 |
6524115 | Gates et al. | Feb 2003 | B1 |
6541867 | Fjelstad | Apr 2003 | B1 |
6545226 | Brodsky et al. | Apr 2003 | B2 |
6573609 | Fjelstad et al. | Jun 2003 | B2 |
6756797 | Brandorff et al. | Jun 2004 | B2 |
6774315 | Pierson et al. | Aug 2004 | B1 |
6830177 | Pai | Dec 2004 | B2 |
6836011 | Azuma | Dec 2004 | B2 |
6870272 | Kovac et al. | Mar 2005 | B2 |
6875921 | Conn | Apr 2005 | B1 |
6974915 | Brodsky et al. | Dec 2005 | B2 |
6978542 | Alcoe | Dec 2005 | B2 |
6981880 | Brodsky et al. | Jan 2006 | B1 |
7042077 | Walk et al. | May 2006 | B2 |
7083436 | Brodsky | Aug 2006 | B2 |
20010044197 | Heinen et al. | Nov 2001 | A1 |
20020000650 | Smith et al. | Jan 2002 | A1 |
20020030261 | Rolda et al. | Mar 2002 | A1 |
20020088116 | Milkovich et al. | Jul 2002 | A1 |
20020109514 | Brandorff et al. | Aug 2002 | A1 |
20020127893 | Brodsky | Sep 2002 | A1 |
20020130677 | Hembree et al. | Sep 2002 | A1 |
20020182900 | Brodsky et al. | Dec 2002 | A1 |
20030027373 | DiStefano et al. | Feb 2003 | A1 |
20030038378 | Jacobs | Feb 2003 | A1 |
20030049952 | Pai | Mar 2003 | A1 |
20030094666 | Clayton et al. | May 2003 | A1 |
20030103338 | Vandentop et al. | Jun 2003 | A1 |
20030209813 | Azuma | Nov 2003 | A1 |
20040018753 | Kung et al. | Jan 2004 | A1 |
20040029411 | Rathburn | Feb 2004 | A1 |
20040135594 | Beaman et al. | Jul 2004 | A1 |
20040203268 | Nishizawa | Oct 2004 | A1 |
20050208785 | Kuczynski et al. | Sep 2005 | A1 |
Number | Date | Country | |
---|---|---|---|
20050110160 A1 | May 2005 | US |