SEMICONDUCTOR PACKAGE DEVICE AND METHOD OF MANUFACTURING THE SAME

Abstract
A semiconductor package device includes a first dielectric layer, a first interconnection layer, a second interconnection layer, and a second dielectric layer. The first dielectric layer has a first surface, a second surface opposite to the first surface and a lateral surface extending between the first surface and the second surface. The first interconnection layer is within the first dielectric layer. The second interconnection layer is on the second surface of the first dielectric layer and extends from the second surface of the first dielectric layer into the first dielectric layer to electrically connect to the first interconnection layer. The second dielectric layer covers the second surface and the lateral surface of the first dielectric layer and the second interconnection layer.
Description
BACKGROUND
1. Technical Field

The present disclosure relates generally to a semiconductor package device and a method of manufacturing the same. More particularly, the present disclosure relates to a semiconductor package device including a fan-out structure and a method of manufacturing the same.


2. Description of the Related Art

With evolving semiconductor technologies, semiconductor chips and/or dies are becoming increasingly smaller. In the meantime, more circuits of various functions are to be integrated into the semiconductor dies. Accordingly, the semiconductor dies tend to have increasing numbers of input/output (I/O) pads packed into smaller areas, and the densities of the I/O pads rise quickly with time. As a result, the packaging of the semiconductor dies becomes more difficult, which adversely affects the yield of the packaging.


SUMMARY

In one or more embodiments, a semiconductor package device includes a first dielectric layer, a first interconnection layer, a second interconnection layer, and a second dielectric layer. The first dielectric layer has a first surface, a second surface opposite to the first surface and a lateral surface extending between the first surface and the second surface. The first interconnection layer is within the first dielectric layer. The second interconnection layer is on the second surface of the first dielectric layer and extends from the second surface of the first dielectric layer into the first dielectric layer to electrically connect to the first interconnection layer. The second dielectric layer covers the second surface and the lateral surface of the first dielectric layer and the second interconnection layer.


In one or more embodiments, a semiconductor package device includes a first dielectric layer, a first interconnection layer, and a seed layer. The first dielectric layer has a first surface, a second surface opposite to the first surface and a lateral surface extending between the first surface and the second surface. The first interconnection layer is within the first dielectric layer. The first interconnection layer has a first surface, wherein a portion of the first surface of the first interconnection layer is exposed from the first dielectric layer. The seed layer contacts the exposed portion of the first surface of the first interconnection layer. The second dielectric layer covers the second surface and the lateral surface of the first dielectric layer.


In one or more embodiments, a method of manufacturing a semiconductor package device includes providing a first interconnection layer embedded in a first dielectric layer, the first dielectric layer having a first surface, a second surface opposite to the first surface and a lateral surface extending between the first surface and the second surface; disposing a second interconnection layer on the first surface of the first dielectric layer, and electrically connecting the second interconnection layer to the first interconnection layer; and disposing a second dielectric layer to cover the first surface and the lateral surface of the first dielectric layer and the second interconnection layer.





BRIEF DESCRIPTION OF THE DRAWINGS

Aspects of the present disclosure are best understood from the following detailed description when read with the accompanying figures. It is noted that various features may not be drawn to scale, and the dimensions of the various features may be arbitrarily increased or reduced for clarity of discussion.



FIG. 1 illustrates a cross-sectional view of a semiconductor package device in accordance with some embodiments of the present disclosure; and



FIG. 2A, FIG. 2B, FIG. 2C, FIG. 2D, FIG. 2E, FIG. 2F and FIG. 2G illustrate a method of manufacturing a semiconductor package device in accordance with some embodiments of the present disclosure;





Common reference numerals are used throughout the drawings and the detailed description to indicate the same or similar elements. The present disclosure will be more apparent from the following detailed description taken in conjunction with the accompanying drawings.


DETAILED DESCRIPTION


FIG. 1 illustrates a cross-sectional view of a semiconductor package device 1 in accordance with some embodiments of the present disclosure. The semiconductor package device 1 includes dielectric layers 10, 11, protective layers 12, 13, interconnection layers 10r, 14, one or more conductive pads 15 and an electronic component 16.


The dielectric layer 10 has a top surface 101, a bottom surface 102 and a lateral surface 103 extending between the top surface 101 and the bottom surface 102. In some embodiments, the top surface 101 may be referred to as a first surface and the bottom surface 102 may be referred to as a second surface. In some embodiments, the dielectric layer 10 may include, but is not limited to, an epoxy resin including fillers, a molding compound (e.g., an epoxy molding compound or other molding compound), a polyimide, a phenolic compound or material, a material including a silicone dispersed therein, or a combination thereof.


The interconnection layer 10r is disposed or included within the dielectric layer 10. In some embodiments, the interconnection layer 10r is a redistribution layer (RDL). A portion of the interconnection layer 10r is encapsulated or covered by the dielectric layer 10. The interconnection layer 10r has a first surface 10r1 exposed from the top surface 101 of the dielectric layer 10 and a second surface 10r2 opposite to the first surface 10r1. In some embodiments, the interconnection layer 10r includes conductive or electrical traces, and the line width and line space (L/S) of the electrical traces of the interconnection layer 10r is less than about 7 micrometers (μm)/7 μm. For example, the L/S of the interconnection layer 10r is about 2 μm/2 μm or about 3 μm/3 μm.


The dielectric layer 11 covers the bottom surface 102 and the lateral surface 103 of the dielectric layer 10. The dielectric layer 11 has a top surface 111, a bottom surface 112 and a lateral surface 113 extending between the top surface 111 and the bottom surface 112. In some embodiments, the top surface 111 may be referred to as a first surface and the bottom surface 112 may be referred to as a second surface. In some embodiments, the dielectric layer 11 may include molding compounds, pre-impregnated composite fibers (e.g., pre-preg), Borophosphosilicate Glass (BPSG), silicon oxide, silicon nitride, silicon oxynitride, Undoped Silicate Glass (USG), any combination thereof, or another dielectric material of the like. Examples of molding compounds may include, but are not limited to, an epoxy resin including fillers dispersed therein. Examples of a pre-preg may include, but are not limited to, a multi-layer structure formed by stacking or laminating a number of pre-impregnated materials or sheets. In some embodiments, a material of the dielectric layer 10 and a material of the dielectric layer 11 are different.


The interconnection layer 14 is disposed or included within the dielectric layer 11. The interconnection layer 14 includes a first portion 14t (e.g., conductive or electrical traces) disposed on the bottom surface 102 of the dielectric layer 10 and a second portion 14v (e.g., via) extending from the bottom surface 102 of the dielectric layer 10 into the dielectric layer 10. The second portion 14v of the interconnection layer 14 electrically connects to the second surface 10r2 of the interconnection layer 10r. In some embodiments, there is a seed layer 14s between the second surface 10r2 of the interconnection layer 10r and the second portion 14v of the interconnection layer 14. In some embodiments, the seed layer 14s is further between the interconnection layer 14 and the dielectric layer 10. In some embodiments, the L/S of the interconnection layer 14 is greater than about 7 μm/7 μm. In some embodiments, an exposed portion of the interconnection layer 10r, the top surface 101 of the dielectric layer 10 and the top surface 111 of the dielectric layer 11 are substantially coplanar.


The conductive pad 15 is disposed on the bottom surface 112 of the dielectric layer 11 and electrically connected to the interconnection layer 14 through a conductive via 15v. In some embodiments, a seed layer 15s is between the conductive via 15v and the interconnection layer 14. In some embodiments, the seed layer 15s is further between the conductive via 15v and the dielectric layer 11 or the conductive pad 15 and the dielectric layer 11.


The protective layer 13 is disposed on the bottom surface 112 of the dielectric layer 11 to cover a portion of the conductive pad 15. A portion of a surface 152 of the conductive pad 15 is exposed from the protective layer 13 to provide electrical connections. In some embodiments, the protective layer 13 is a solder resist or a solder mask.


The protective layer 12 is disposed on the top surface 101 of the dielectric layer 10 and the top surface 111 of the dielectric layer 11 to cover a portion of the interconnection layer 10r. A portion of the first surface 10r1 of the interconnection layer 10r is exposed from the protective layer 12 to provide electrical connections. In some embodiments, the protective layer 12 is a solder resist or a solder mask.


The electronic component 16 is disposed on the protective layer 12 and electrically connected to the first surface 10r1 of the interconnection layer 10r that is exposed from the protective layer 12. The electronic component 16 may include a semiconductor substrate, one or more integrated circuit devices and one or more overlying interconnection structures therein. The integrated circuit devices may include active devices, such as transistors, and/or passive devices, such as resistors, capacitors, inductors, or a combination thereof.


In a comparable three-dimensional semiconductor package device, one or more semiconductor devices may be attached to a substrate (e.g., BGA substrate or other suitable substrates) by way of an interposer having a fine-pitch (e.g., with L/S of about 2 μm/2 μm or about 3 μm/3 μm) redistribution structure. However, the cost for manufacturing the interposer having fine-pitch structure is relatively expensive. As shown in FIG. 1 of the present disclosure, the interposer is replaced by a fine-pitch interconnection layer 10r (with L/S of about 2 μm/2 μm or about 3 μm/3 μm), which would reduce the manufacturing cost.



FIGS. 2A, 2B, 2C, 2D, 2E, 2F and 2G are cross-sectional views of a semiconductor structure fabricated at various stages, in accordance with some embodiments of the present disclosure. Various figures have been simplified for a better understanding of the aspects of the present disclosure.


Referring to FIG. 2A, a substrate strip (e.g., a wafer) including a substrate 20 is provided. The substrate strip has a first surface 201, a second surface 202 opposite to the first surface 201 and a lateral surface 203 extending between the first surface 201 and the second surface 202. In some embodiments, the substrate 20 may include, but is not limited to, an epoxy resin including fillers, a molding compound (e.g., an epoxy molding compound or other molding compound), a polyimide, a phenolic compound or material, a material including a silicone dispersed therein, or a combination thereof.


The substrate 20 includes an interconnection layer 20r. In some embodiments, the interconnection layer 20r is an RDL. The interconnection layer 20r has a first surface 20r1 exposed from the second surface 202 of the substrate 20 and a second surface 20r2 encapsulated by the substrate 20. In some embodiments, the L/S of the interconnection layer 20r is less than about 7 μm/7 μm. For example, the L/S of the interconnection layer 20r is about 2 μm/2 μm or about 3 μm/3 μm.


Referring to FIG. 2B, a singulation process may be performed to separate out individual substrates 20. For example, the singulation process is performed through the substrate strip including the substrate 20. The singulation process may be carried out, for example, by using a dicing saw, laser or other suitable cutting technique.


The individual substrates 20 are placed on a carrier 29 and separated from each other. In some embodiments, the individual substrates 20 may be attached to the carrier 29 through an adhesive 29h (e.g., a tape) to facilitate the subsequent processes.


Referring to FIG. 2C, a plurality of openings are formed from the first surface 201 of the substrate 20 into the substrate 20 to expose the second surface 20r2 of the interconnection layer 20r. In some embodiments, the openings are formed by routing, etching, laser or other suitable processes.


A seed layer 24s is formed or disposed on the first surface 201 of the substrate 20 and within the openings to contact the exposed portion of the second surface 20r2 of the interconnection layer 20r. A plurality of conductive vias 24v (which are a portion of an interconnection layer) are formed or disposed within the openings and on the seed layer 24s. Electrical traces 24t (which are another portion of the interconnection layer) are then formed or disposed on the first surface 201 of the substrate 20 and electrically connected to the conductive vias 24v. In some embodiments, the L/S of the electrical traces 24t is greater than about 7 μm/7 μm.


Referring to FIG. 2D, a dielectric layer 21 is formed or disposed on the carrier 29 to cover or encapsulate the substrate 20 and the electrical traces 24t. The dielectric layer 21 has a first surface 211 and a second surface 212 opposite to the first surface 211. In some embodiments, the dielectric layer 21 may include molding compounds, pre-impregnated composite fibers (e.g., pre-preg), BPSG, silicon oxide, silicon nitride, silicon oxynitride, USG, any combination thereof, or another dielectric material of the like. Examples of molding compounds may include, but are not limited to, an epoxy resin including fillers dispersed therein. Examples of a pre-preg may include, but are not limited to, a multi-layer structure formed by stacking or laminating a number of pre-impregnated materials or sheets.


Referring to FIG. 2E, a plurality of openings are formed from the first surface 211 of the dielectric layer 21 into the dielectric layer 21 to expose the electrical traces 24t of the interconnection layer. In some embodiments, the openings are formed by routing, etching, laser or other suitable processes.


A seed layer 25s is formed or disposed on the first surface 211 of the dielectric layer 21 and within the openings to contact the exposed portion of the electrical traces 24t. A plurality of conductive vias 25v are formed or disposed within the openings and on the seed layer 25s. Conductive pads 25 are then formed or disposed on the first surface 211 of the dielectric layer 21 and electrically connected to the conductive vias 25v.


Referring to FIG. 2F, the carrier 29 is removed from the substrate 20 and the dielectric layer 21 to expose the first surface 20r1 of the interconnection layer 20r, the second surface 202 of the substrate 20 and the second surface 212 of the dielectric layer 21.


A protective layer 22 is formed or disposed on the second surface 202 of the substrate 20 and the second surface 212 of the dielectric layer 21. The first surface 20r1 of the interconnection layer 20r is exposed from the protective layer 22. In some embodiments, the protective layer 22 is a solder resist or a solder mask.


A protective layer 23 is formed or disposed on the first surface 211 of the dielectric layer 21 to cover a portion of the conductive pad 25. A portion of a surface 252 of the conductive pad 25 is exposed from the protective layer 23. In some embodiments, the protective layer 23 is a solder resist or a solder mask.


Referring to FIG. 2G, a singulation process may be performed to separate out individual semiconductor package devices 2. For example, the singulation process is performed through the protective layer 22, the dielectric layer 21 and the protective layer 23. The singulation process may be carried out, for example, by using a dicing saw, laser or other suitable cutting technique. In some embodiments, the semiconductor package device 2 is a fan-out structure.


In some embodiments, a die or a chip may be placed on the protective layer 22 and electrically connected to the exposed portion of the first surface 20r1 of the interconnection layer 20r to form the semiconductor package device 1 as shown in FIG. 1.


As used herein, the terms “approximately,” “substantially,” “substantial” and “about” are used to describe and account for small variations. When used in conjunction with an event or circumstance, the terms can refer to instances in which the event or circumstance occurs precisely as well as instances in which the event or circumstance occurs to a close approximation. For example, when used in conjunction with a numerical value, the terms can refer to a range of variation less than or equal to ±10% of that numerical value, such as less than or equal to ±5%, less than or equal to ±4%, less than or equal to ±3%, less than or equal to ±2%, less than or equal to ±1%, less than or equal to ±0.5%, less than or equal to ±0.1%, or less than or equal to ±0.05%. For example, two numerical values can be deemed to be “substantially” or “about” the same if a difference between the values is less than or equal to ±10% of an average of the values, such as less than or equal to ±5%, less than or equal to ±4%, less than or equal to ±3%, less than or equal to ±2%, less than or equal to ±1%, less than or equal to ±0.5%, less than or equal to ±0.1%, or less than or equal to ±0.05%. For example, “substantially” parallel can refer to a range of angular variation relative to 0° that is less than or equal to ±10°, such as less than or equal to ±5°, less than or equal to ±4°, less than or equal to ±3°, less than or equal to ±2°, less than or equal to ±1°, less than or equal to ±0.5°, less than or equal to ±0.1°, or less than or equal to ±0.05°. For example, “substantially” perpendicular can refer to a range of angular variation relative to 90° that is less than or equal to ±10°, such as less than or equal to ±5°, less than or equal to ±4°, less than or equal to ±3°, less than or equal to ±2°, less than or equal to ±1°, less than or equal to ±0.5°, less than or equal to ±0.1°, or less than or equal to ±0.05°.


Two surfaces can be deemed to be coplanar or substantially coplanar if a displacement between the two surfaces is no greater than 5 μm, no greater than 2 μm, no greater than 1 μm, or no greater than 0.5 μm.


As used herein, the terms “conductive,” “electrically conductive” and “electrical conductivity” refer to an ability to transport an electric current. Electrically conductive materials typically indicate those materials that exhibit little or no opposition to the flow of an electric current. One measure of electrical conductivity is Siemens per meter (S/m). Typically, an electrically conductive material is one having a conductivity greater than approximately 104 S/m, such as at least 105 S/m or at least 106 S/m. The electrical conductivity of a material can sometimes vary with temperature. Unless otherwise specified, the electrical conductivity of a material is measured at room temperature.


As used herein, the singular terms “a,” “an,” and “the” may include plural referents unless the context clearly dictates otherwise. In the description of some embodiments, a component provided “on” or “over” another component can encompass cases where the former component is directly on (e.g., in physical contact with) the latter component, as well as cases where one or more intervening components are located between the former component and the latter component.


While the present disclosure has been described and illustrated with reference to specific embodiments thereof, these descriptions and illustrations do not limit the present disclosure. It can be clearly understood by those skilled in the art that various changes may be made, and equivalent components may be substituted within the embodiments without departing from the true spirit and scope of the present disclosure as defined by the appended claims. The illustrations may not necessarily be drawn to scale. There may be distinctions between the artistic renditions in the present disclosure and the actual apparatus, due to variables in manufacturing processes and such. There may be other embodiments of the present disclosure which are not specifically illustrated. The specification and drawings are to be regarded as illustrative rather than restrictive. Modifications may be made to adapt a particular situation, material, composition of matter, method, or process to the objective, spirit and scope of the present disclosure. All such modifications are intended to be within the scope of the claims appended hereto. While the methods disclosed herein have been described with reference to particular operations performed in a particular order, it can be understood that these operations may be combined, sub-divided, or re-ordered to form an equivalent method without departing from the teachings of the present disclosure. Therefore, unless specifically indicated herein, the order and grouping of the operations are not limitations of the present disclosure.

Claims
  • 1. A semiconductor device package, comprising: a first dielectric layer having a first surface;a first interconnection layer disposed over the first surface of the first dielectric layer; anda second dielectric layer laterally covering the first dielectric layer; anda first wiring layer disposed at least partially within the first dielectric layer,wherein the first wiring layer includes a first portion and a second portion separated from the first portion from a cross-sectional view, and the first portion is free from being exposed by the first dielectric layer, andwherein the first interconnection layer is disposed directly over the second portion, and a width of the second portion is greater than a width of the first portion.
  • 2. The semiconductor device package of claim 1, wherein a width of the first interconnection layer is greater than the width of the first portion in the cross-sectional view.
  • 3. The semiconductor device package of claim 2, wherein a vertical projection of the second portion on the first dielectric layer falls within a vertical projection of the first interconnection layer on the first dielectric layer.
  • 4. The semiconductor device package of claim 1, further comprising a second interconnection layer disposed over the first surface of the first dielectric layer and separated from the first interconnection layer from the cross-sectional view, wherein the first portion is disposed between the first interconnection layer and the second interconnection layer.
  • 5. The semiconductor device package of claim 4, wherein a width of the first interconnection layer is different from a width of the second interconnection layer.
  • 6. The semiconductor device package of claim 1, wherein the second dielectric layer extends over the first surface of the first dielectric layer.
  • 7. The semiconductor device package of claim 6, wherein the second dielectric layer includes a first surface and a second surface opposite to the first surface, and the second surface of the second dielectric layer contacts a first surface of the first interconnection layer facing the second surface of the second dielectric layer.
  • 8. The semiconductor device package of claim 7, wherein a level of the first surface of the second dielectric layer is higher than a level of the first surface of the first interconnection layer with respect to the first surface of the first dielectric layer.
  • 9. A semiconductor device package, comprising: a dielectric layer having a first surface and a second surface opposite to the first surface;a conductive via disposed adjacent to the second surface of the dielectric layer;a wiring layer disposed at least partially in the dielectric layer and adjacent to the first surface of the dielectric layer; andan electronic component disposed over the first surface of the dielectric layer and electrically connected to the wiring layer via a solder material,wherein the conductive via tapers to the electronic component.
  • 10. The semiconductor device package of claim 9, further comprising a protective layer 12 laterally covering the solder material.
  • 11. The semiconductor device package of claim 10, wherein the electronic component includes a bump connected to the solder material, wherein a portion of the bump laterally overlaps the protective layer.
  • 12. The semiconductor device package of claim 9, wherein a bottom surface of the solder material facing the wiring layer downwardly includes a curved surface.
  • 13. The semiconductor device package of claim 9, wherein the solder material is separated from the dielectric layer.
  • 14. The semiconductor device package of claim 9, wherein the wiring layer includes a first portion, a second portion, and a third portion separated from each other from a cross-sectional view, the first portion is between the second portion and the third portion,wherein a first distance between the first portion and the third portion is less than a second distance between the first portion and the second portion, andwherein a width of the second portion is greater than a width of the first portion, and the width of the first portion is substantially equal to a width of the third portion.
  • 15. The semiconductor device package of claim 9, further comprising an interconnection layer disposed over the second surface of the dielectric layer, wherein a center axis of the interconnection layer is misaligned with a center axis of the conductive via from a cross-sectional view.
  • 16. A semiconductor device package, comprising: a first dielectric layer;a second dielectric layer laterally covered by the first dielectric layer, the second dielectric layer having a top surface and a bottom surface opposite to the top surface;a wiring layer disposed in the second dielectric layer and adjacent to the top surface of the second dielectric layer;an electronic component disposed over the top surface of the second dielectric layer, the electronic component including a bump electrically connected to the wiring layer; anda protective layer at least partially disposed between the second dielectric layer and the electronic component,wherein the protective layer vertically overlaps the electronic component.
  • 17. The semiconductor device package of claim 16, wherein the first dielectric layer includes Borophosphosilicate Glass (BPSG) or Undoped Silicate Glass (USG).
  • 18. The semiconductor device package of claim 16, wherein the second dielectric layer includes an opening exposing the wiring layer.
  • 19. The semiconductor device package of claim 18, further comprising an interconnection layer disposed under the bottom surface of the second dielectric layer and extending into the opening.
  • 20. The semiconductor device package of claim 16, wherein a bottom surface of the protective layer is substantially aligned with a top surface of the wiring layer.
CROSS-REFERENCE TO RELATED APPLICATION

This application is a continuation of U.S. patent application Ser. No. 17/873,088 filed Jul. 25, 2022, now issued as U.S. Pat. No. 11,956,897, which is a continuation of U.S. patent application Ser. No. 16/888,316 filed May 29, 2020, now issued as U.S. Pat. No. 11,399,429, which is a continuation of U.S. patent application Ser. No. 15/621,964 filed Jun. 13, 2017, now issued as U.S. Pat. No. 10,687,419, the contents of which are incorporated herein by reference in their entireties.

Continuations (3)
Number Date Country
Parent 17873088 Jul 2022 US
Child 18631017 US
Parent 16888316 May 2020 US
Child 17873088 US
Parent 15621964 Jun 2017 US
Child 16888316 US