Atsushi Semiconductor Device and Its Manufacture, Aug. 21, 1998, Japan Patent Office, (English transalation of Abstract and Claims of JP 10223897), 3 pages.* |
Nippon Steel Corp, Wiring pattern formation method for DRAM—involves forming two holes and groove on wiring layer which is patterned for electric conduction. Aug. 21, 1998, Derwent Information LTD.,(English Abstract of JP 10223897), 2 pages.* |
Jang et al., Source-drain distributed implantation method—forming gate structure and two source/drains by implanting second dopant and third area by implanting first LATI, English Abstract of TW 304278A, pp. 1 and 2, May 1997. |