Claims
- 1. A packaged integrated circuit device comprising:a die having a plurality of electrical contacts on a first surface of the die; a protective film adhered directly to a back surface of the die, the protective film having a thickness that is selected to decrease damage to the die when the die is placed on an external substrate, the protective film being substantially the same size as the back surface of the die.
- 2. The packaged integrated circuit device recited in claim 1 wherein the protective film is a thick film formed by screen printing.
- 3. The packaged integrated circuit device recited in claim 1 wherein the packaged integrated circuit device is one selected from the group consisting of a flip chip device, a grid array device, a flash memory device, and a CSP device.
- 4. The packaged integrated circuit device recited in claim 1 wherein the protective film is a thick film formed from a material that adheres to a mounting tape.
- 5. The packaged integrated circuit device recited in claim 1 wherein the protective film is a thick film formed from a material that adheres to a mounting tape that is not a UV type tape.
- 6. A semiconductor wafer comprising:a multiplicity of semiconductor dies, each die having a plurality of electrical contacts that are exposed on a first surface of the wafer; a protective thick film adhered directly to a second surface of the wafer, the protective film having a thickness that is selected to reduce chipping along an associated edge of each die while the each die is being separated from the dies, the protective film being substantially the same size as the surfaces of the dies when the chips are separated from the wafer.
- 7. The semiconductor wafer recited in claim 6 wherein the protective film is formed by screen printing.
CROSS REFERENCE TO RELATED APPLICATIONS
This application is a Continuation of Ser. No. 09/006,759, filed Jan. 4, 1998, now U.S. Pat. No. 6,023,094.
This application is related to U.S. patent application Ser. No. 08/517,603 filed Aug. 22, 1995 entitled, “Thermally Enhanced Micro-Ball Grid Array Package” by Rajeev Joshi having assignment rights in common with the present invention, which is herein incorporated by reference.
US Referenced Citations (7)
Foreign Referenced Citations (3)
Number |
Date |
Country |
61-84824 |
Apr 1986 |
JP |
63-285955 |
Nov 1988 |
JP |
4-116955 |
Apr 1992 |
JP |
Continuations (1)
|
Number |
Date |
Country |
Parent |
09/006759 |
Jan 1998 |
US |
Child |
09/391854 |
|
US |